# **Automotive ProASIC® 3 Flash Family FPGAs** #### INTRODUCTION Automotive ProASIC<sup>®</sup> 3 nonvolatile flash technology gives automotive system designers the advantage of a secure, low-power, single-chip solution that is Instant On. Automotive ProASIC 3 is reprogrammable and offers time-to-market benefits at an ASIC-level unit cost. These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools. Automotive ProASIC 3 devices offer 1 kbit of on-chip, reprogrammable, nonvolatile FlashROM storage as well as clock conditioning circuitry based on an integrated phase-locked loop (PLL). Automotive ProASIC 3 devices have up to 1 million system gates, supported with up to 144 kbits of SRAM and up to 300 user I/Os. Automotive ProASIC 3 devices are the only firm-error-immune automotive grade FPGAs. Firm-error immunity makes them ideally suited for demanding applications in powertrain, safety, and telematics-based subsystems, where firm-error failure is not an option. Firm errors in SRAM-based FPGAs can result in high defect levels in field-deployed systems. These unavoidable defects must be considered separately from standard defects and failure mechanisms when looking at overall system quality and reliability. #### **Features and Benefits** #### EXTENDED TEMPERATURE AEC-Q100-QUALIFIED DEVICES - Grade 2: –40 °C to 105 °C T<sub>A</sub> (115 °C T<sub>J</sub>) - Grade 1: -40 °C to 125 °C $T_A$ (135 °C $T_J$ ) - · PPAP Documentation #### FIRM-ERROR IMMUNE - Only Automotive FPGAs to Offer Firm-Error Immunity - · Can Be Used without Configuration Upset Risk ## HIGH CAPACITY - · 60k to 1M System Gates - · Up to 144 kbits of SRAM - Up to 300 User I/Os #### REPROGRAMMABLE FLASH TECHNOLOGY - 130 nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Automotive Process - · Instant On Level 0 Support - · Single-Chip Solution - · Retains Programmed Design when Powered Off #### ON-CHIP USER NONVOLATILE MEMORY · 1 kbit of FlashROM with Synchronous Interface ## HIGH PERFORMANCE - · 350 MHz System Performance - 3.3V, 66 MHz 64-bit PCI ## IN-SYSTEM PROGRAMMING (ISP) AND SECURITY - ISP Using On-Chip 128-bit Advanced Encryption Standard (AES) Decryption via JTAG (IEEE® 1532–compliant) - FlashLock<sup>®</sup> Designed to Provide High-Level Security for FPGA Contents (anti-tampering) #### **LOW POWER** - 1.5V Core Voltage - · Support for 1.5V-Only Systems - · Low-Impedance Flash Switches #### HIGH-PERFORMANCE ROUTING HIERARCHY - · Segmented, Hierarchical Routing and Clock Structure - · High-Performance, Low-Skew Global Network - · Architecture Supports Ultra-High Utilization #### ADVANCED I/O - 700 Mbps DDR, LVDS-Capable I/Os - · 1.5V, 1.8V, 2.5V, and 3.3V Mixed-Voltage Operation - · Bank-Selectable I/O Voltages—up to 4 Banks per Chip - Single-Ended I/O Standards: LVTTL, LVCMOS 3.3V/2.5V/1.8V/1.5V, 3.3V PCI/3.3V PCI-X, and LVCMOS 2.5V/ 5.0V Input - Differential I/O Standards: LVPECL, LVDS, B-LVDS, and M-LVDS (A3P250 and A3P1000) - · I/O Registers on Input, Output, and Enable Paths - · Hot-Swappable and Cold-Sparing I/Os - · Programmable Output Slew Rate and Drive Strength - · Weak Pull-Up/-Down - · IEEE 1149.1 (JTAG) Boundary Scan Test - Pin-Compatible Packages across the Automotive ProASIC 3 Family ## CLOCK CONDITIONING CIRCUIT (CCC) AND PLL - · Six CCC Blocks, One with an Integrated PLL - · Configurable Phase Shift, Multiply/Divide, Delay Capabilities, and External Feedback - Wide Input Frequency Range (1.5 MHz up to 350 MHz) #### **SRAMS** Variable-Aspect-Ratio 4,608-bit RAM Blocks (×1, ×2, ×4, ×9, and ×18 organizations available) ## TABLE 1: AUTOMOTIVE PROASIC® 3 PRODUCT FAMILY | ProASIC 3 Devices | A3P060 | A3P125 | A3P250 | A3P1000 | |---------------------------|--------|--------|--------|---------| | System Gates | 60k | 125k | 250k | 1M | | VersaTiles (D-flip-flops) | 1,536 | 3,072 | 6,144 | 24,576 | | RAM kbits (1,024 bits) | 18 | 36 | 36 | 144 | | 4,608-bit Blocks | 4 | 8 | 8 | 32 | | FlashROM Bits | 1k | 1k | 1k | 1k | | Secure (AES) ISP | Yes | Yes | Yes | Yes | | Integrated PLL in CCCs | 1 | 1 | 1 | 1 | Note 1: Six chip-wide (main) globals and three additional global networks in each quadrant are available. 2: The package is discontinued. TABLE 1: AUTOMOTIVE PROASIC® 3 PRODUCT FAMILY | ProASIC 3 Devices | A3P060 | A3P125 | A3P250 | A3P1000 | |--------------------------------------------------|----------------|---------------------------------------|----------------------------------------------|------------------------| | VersaNet Globals1 | 18 | 18 | 18 | 18 | | I/O Banks | 2 | 2 | 4 | 4 | | Maximum User I/Os | 96 | 133 | 157 | 300 | | Package Pins<br>VQFP<br>FBGA<br>QNG <sup>2</sup> | VQ100<br>FG144 | VQ100<br>FG144<br>QNG132 <sup>2</sup> | VQ100<br>FG144, FG256<br>QNG132 <sup>2</sup> | FG144, FG256,<br>FG484 | Note 1: Six chip-wide (main) globals and three additional global networks in each quadrant are available. 2: The package is discontinued. ## I/Os Per Package TABLE 2: I/OS PER PACKAGE | ProASIC® 3<br>Devices | A3P060 | A3P125 | A3P250 | | A3P1000 | | |-----------------------|------------------|------------------|-------------------------------|---------------------------|-------------------------------|---------------------------| | | I/O Type | | | | | | | Package | Single-Ended I/O | Single-Ended I/O | Single-Ended I/O <sup>2</sup> | Differential<br>I/O Pairs | Single-Ended I/O <sup>2</sup> | Differential<br>I/O Pairs | | VQ100 | 71 | 71 | 68 | 13 | _ | _ | | FG144 | 96 | 97 | 97 | 24 | 97 | 25 | | FG256 | | _ | 157 | 38 | 177 | 44 | | FG484 | _ | _ | _ | _ | 300 | 74 | | QNG132 | _ | 84 | 87 | 19 | _ | _ | **Note 1:** When considering migrating your design to a lower- or higher-density device, refer to the ProASIC3 FPGA Fabric User's Guide to ensure complying with design and board migration requirements. 2: Each used differential I/O pair reduces the number of available single-ended I/Os by two. **3:** FG256 and FG484 are footprint-compatible packages. ## **Automotive ProASIC 3 Device Status** TABLE 3: AUTOMOTIVE PROASIC® 3 DEVICE STATUS | Automotive ProASIC 3 Devices | Status | |------------------------------|------------| | A3P060 | Production | | A3P125 | Production | | A3P250 | Production | | A3P1000 | Production | ## **Automotive ProASIC 3 Ordering Information** - **Note 1:** $T_A$ = Ambient temperature and $T_J$ = Junction temperature. - 2: Minimum order quantities apply. Contact your local Microchip SoC Products Group sales office for details. ## **Temperature Grade Offerings** TABLE 4: TEMPERATURE GRADE OFFERINGS | Package | A3P060 | A3P125 | A3P250 | A3P1000 | |---------|---------|---------|---------|---------| | VQ100 | C, I, T | C, I, T | C, I, T | _ | | FG144 | C, I, T | C, I, T | C, I, T | C, I, T | | FG256 | _ | _ | C, I, T | C, I, T | ## **TABLE 4: TEMPERATURE GRADE OFFERINGS** | Package | A3P060 | A3P125 | A3P250 | A3P1000 | |---------|--------|---------|---------|---------| | FG484 | _ | _ | _ | C, I, T | | QNG132 | _ | C, I, T | C, I, T | _ | - **Note 1:** C = Commercial temperature range: 0 °C to 70 °C - 2: I = Industrial temperature range: -40 °C to 85 °C - 3: T = Automotive temperature range: Grade 2 and Grade 1 AEC-Q100 Grade 2 = 105 $^{\circ}$ C T<sub>A</sub> and 115 $^{\circ}$ C T<sub>J</sub> Grade 1 = 125 $^{\circ}$ C T<sub>A</sub> and 135 $^{\circ}$ C T<sub>J</sub> - **4:** Specifications for Commercial and Industrial grade devices can be found in the ProASIC3 Flash Family FPGAs datasheet. ## **Speed Grade and Temperature Grade Matrix** ## TABLE 5: SPEED GRADE AND TEMPERATURE GRADE MATRIX | Temperature Grade | Std. | <b>-1</b> | |-------------------------------------------------|------|-----------| | T (Grade 1 and Grade 2), Commercial, Industrial | 3 | 3 | - Note 1: T = Automotive temperature range: Grade 2 and Grade 1 AEC-Q100 Grade 2 = 105 $^{\circ}$ C T<sub>A</sub> and 115 $^{\circ}$ C T<sub>J</sub> Grade 1 = 125 $^{\circ}$ C T<sub>A</sub> and 135 $^{\circ}$ C T<sub>J</sub> - **2:** Specifications for Commercial and Industrial grade devices can be found in the *ProASIC3 Flash Family FPGAs datasheet*. ### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback. ## **Most Current Datasheet** To obtain the most up-to-date version of this datasheet, please register at our Worldwide Web site at: #### http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000). #### **Errata** An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include -literature number) you are using. ## **Customer Notification System** Register on our web site at www.microchip.com to receive the most current information on all of our products. # **Contents** | Introduction | 1 | |-----------------------------------------------------------|-----| | 1.0 Product Overview | 8 | | 1.1 Flash Advantages | | | 2.0 Automotive ProASIC 3 DC and Switching Characteristics | 14 | | 2.1 General Specifications | 14 | | 2.2 Calculating Power Dissipation | | | 2.3 User I/O Characteristics | | | 2.4 Differential I/O Characteristics | 56 | | 2.5 DDR Module Specifications | 67 | | 2.6 VersaTile Characteristics | 71 | | 2.7 Global Resource Characteristics | | | 2.8 Clock Conditioning Circuits | 79 | | 2.9 Embedded SRAM and FIFO Characteristics | 80 | | 2.10Embedded FlashROM Characteristics | 92 | | 2.11JTAG 1532 Characteristics | 92 | | 3.0 Pin Descriptions and Packaging | 94 | | 3.1 Supply Pins | 94 | | 3.2 User Pins | 95 | | 3.3 Special Function Pins | 96 | | 3.4 Packaging | 96 | | 3.5 Related Documents | 97 | | 4.0 Package Pin Assignments | 98 | | 4.1 VQ100 | 98 | | 4.2 QN132 | 102 | | 4.3 FG144 | 107 | | 4.4 FG256 | 116 | | 4.5 FG484 | 121 | | Appendix A: Revision History | 126 | | The Microchip WebSite | | | Customer Change Notification Service | 128 | | Customer Support | 128 | ## 1.0 PRODUCT OVERVIEW ## 1.1 Flash Advantages #### 1.1.1 REDUCED COST OF OWNERSHIP Advantages to the designer extend beyond low unit cost, performance, and ease of use. Unlike SRAM-based FPGAs, flash-based Automotive ProASIC 3 devices allow all functionality to be Instant On; no external boot PROM is required. On-board security mechanisms prevent access to all the programming information and enable secure remote updates of the FPGA logic. Flash-based FPGAs are LAPU Class 0 devices, offering the lowest available power in a single-chip device and providing firm-error immunity. The Automotive ProASIC 3 family device architecture mitigates the need for ASIC migration at high user volumes. This makes the Automotive ProASIC 3 family a cost-effective ASIC replacement solution, especially for automotive applications. #### 1.1.2 SECURITY Nonvolatile, flash-based Automotive ProASIC 3 devices do not require a boot PROM, so there is no vulnerable external bitstream that can be easily copied. Automotive ProASIC 3 devices incorporate FlashLock, which provides a unique combination of reprogrammability and design security without external overhead, advantages that only an FPGA with nonvolatile flash programming can offer. Automotive ProASIC 3 devices utilize a 128-bit flash-based lock and a separate AES key to provide the highest level of protection in the FPGA industry for intellectual property and configuration data. In addition, all FlashROM data in Automotive ProASIC 3 devices can be encrypted prior to loading, using the industry-leading AES-128 (FIPS192) bit block cipher encryption standard. The AES was adopted by the National Institute of Standards and Technology (NIST) in 2000 and replaces the 1977 DES standard. Automotive ProASIC 3 devices have a built-in AES decryption engine and a flash-based AES key that make them the most comprehensive programmable logic device security solution available today. Automotive ProASIC 3 devices with AES-based security provide a high level of protection for secure, remote field updates over public networks such as the Internet, and are designed to ensure that valuable IP remains out of the hands of system overbuilders, system cloners, and IP thieves. Additionally, security features of Automotive ProASIC 3 devices provide anti-tampering protection. Security, built into the FPGA fabric, is an inherent component of the Automotive ProASIC 3 family. The flash cells are located beneath seven metal layers, and many device design and layout techniques have been used to make invasive attacks extremely difficult. The Automotive ProASIC 3 family, with FlashLock and AES security, is unique in being highly resistant to both invasive and noninvasive attacks. Your valuable IP is protected with industry-standard security, making remote ISP possible. An Automotive ProASIC 3 device provides the best available security for programmable logic designs. ### 1.1.3 SINGLE CHIP Flash-based FPGAs store their configuration information in on-chip flash cells. Once programmed, the configuration data is an inherent part of the FPGA structure, and no external configuration data needs to be loaded at system power-up (unlike SRAM-based FPGAs). Therefore, flash-based Automotive ProASIC 3 FPGAs do not require system configuration components such as EEPROMs or microcontrollers to load device configuration data. This reduces bill-of-materials costs and PCB area, and increases security and system reliability. #### 1.1.4 INSTANT ON The Microchip flash-based Automotive ProASIC 3 devices support Level 0 of the Instant On classification standard. This feature helps in system component initialization, execution of critical tasks before the processor wakes up, setup and configuration of memory blocks, clock generation, and bus activity management. The Instant On feature of flash-based Automotive ProASIC 3 devices greatly simplifies total system design and reduces total system cost, often eliminating the need for CPLDs and external clock generation PLLs. In addition, glitches and brownouts in system power will not corrupt the Automotive ProASIC 3 device's flash configuration, and unlike SRAM-based FPGAs, the device will not have to be reloaded when system power is restored. This enables the reduction or complete removal of the configuration PROM, expensive voltage monitor, brownout detection, and clock generator devices from the PCB design. Flash-based Automotive ProASIC 3 devices simplify total system design and reduce cost and design risk while increasing system reliability and improving system initialization time. #### 1.1.5 FIRM-ERROR IMMUNITY Firm errors occur most commonly when high-energy neutrons, generated in the upper atmosphere, strike a configuration cell of an SRAM FPGA. The energy of the collision can change the state of the configuration cell and thus change the logic, routing, or I/O behavior in an unpredictable way. These errors are impossible to prevent in SRAM FPGAs. The consequence of this type of error can be a complete system failure. Firm errors do not exist in the configuration memory of Automotive ProASIC 3 flash-based FPGAs. Once it is programmed, the flash cell configuration element of Automotive ProASIC 3 FPGAs cannot be altered by high-energy neutrons and is therefore immune to them. Recoverable (or soft) errors occur in the user data SRAM of all FPGA devices. These can easily be mitigated by using error detection and correction (EDAC) circuitry built into the FPGA fabric. #### 1.1.6 LOW POWER Flash-based Automotive ProASIC 3 devices exhibit very low power characteristics, similar to those of an ASIC, making them an ideal choice for power-sensitive applications. Automotive ProASIC 3 devices have only a very limited power-on current surge and no high-current transition period, both of which occur on many FPGAs. Automotive ProASIC 3 devices also have low dynamic power consumption to further maximize power savings. #### 1.1.7 ADVANCED FLASH TECHNOLOGY The Automotive ProASIC 3 family offers many benefits, including nonvolatility and reprogrammability, through an advanced flash-based, 130-nm LVCMOS process with seven layers of metal. Standard CMOS design techniques are used to implement logic and control functions. The combination of fine granularity, enhanced flexible routing resources, and abundant flash switches allows for very high logic utilization without compromising device routability or performance. Logic functions within the device are interconnected through a four-level routing hierarchy. #### 1.1.8 ADVANCED ARCHITECTURE The proprietary Automotive ProASIC 3 architecture provides granularity comparable to standard-cell ASICs. The Automotive ProASIC 3 device consists of five distinct and programmable architectural features (Figure 1-2 and Figure 1-1): - FPGA VersaTiles - · Dedicated FlashROM - · Dedicated SRAM memory - · Extensive CCCs and PLLs - · Advanced I/O structure The FPGA core consists of a sea of VersaTiles. Each VersaTile can be configured as a three-input logic function, a D-flip-flop (with or without enable), or a latch by programming the appropriate flash switch interconnections. The versatility of the Automotive ProASIC 3 core tile as either a three-input lookup table (LUT) equivalent or a D-flip-flop/latch with enable allows for efficient use of the FPGA fabric. The VersaTile capability is unique to the Microchip ProASIC family of third-generation-architecture flash FPGAs. VersaTiles are connected with any of the four levels of routing hierarchy. Flash switches are distributed throughout the device to provide nonvolatile, reconfigurable interconnect programming. Maximum core utilization is possible for virtually any design. FIGURE 1-1: AUTOMOTIVE PROASIC® 3 DEVICE ARCHITECTURE OVERVIEW WITH FOUR I/O BANKS (A3P600 AND A3P1000) FIGURE 1-2: AUTOMOTIVE PROASIC® 3 DEVICE ARCHITECTURE OVERVIEW WITH TWO I/O BANKS (A3P060 AND A3P125) #### 1.1.8.1 VersaTiles The Automotive ProASIC 3 core consists of VersaTiles, which have been enhanced beyond the ProASIC PLUS® core tiles. The Automotive ProASIC 3VersaTile supports the following: - · All 3-input logic functions—LUT-3 equivalent - · Latch with clear or set - D-flip-flop with clear or set - · Enable D-flip-flop with clear or set Refer to the following figure for the VersaTile configurations. #### FIGURE 1-3: VERSATILE CONFIGURATIONS # LUT-3 Equivalent D-Flip-Flop with Clear or Set Enable D-Flip-Flop with Clear or Set Data CLK CLK CLR CLR CLR CLR #### 1.1.8.2 User Nonvolatile FlashROM Automotive ProASIC 3 devices have 1 kbit of on-chip, user-accessible, nonvolatile FlashROM. The FlashROM can be used in diverse system applications: - Unique protocol addressing (wireless or fixed) - · System calibration settings - · Device serialization and/or inventory control - · Subscription-based business models (for example, infotainment systems) - · Secure key storage for secure communications algorithms - · Asset management/tracking - · Date stamping - · Version management The FlashROM is written using the standard Automotive ProASIC 3 IEEE® 1532 JTAG programming interface. The FlashROM can be programmed via the JTAG programming interface, and its contents can be read back either through the JTAG programming interface or via direct FPGA core addressing. Note that the FlashROM can only be programmed from the JTAG interface and cannot be programmed from the internal logic array. The FlashROM is programmed as 8 banks of 128 bits; however, reading is performed on a byte-by-byte basis using a synchronous interface. A 7-bit address from the FPGA core defines which of the 8 banks and which of the 16 bytes within that bank are being read. The three most significant bits (MSBs) of the FlashROM address determine the bank, and the four least significant bits (LSBs) of the FlashROM address define the byte. Automotive ProASIC 3 development software solutions, Libero<sup>®</sup> System-on-Chip (SoC) and Designer, have extensive support for the FlashROM. One such feature is auto-generation of sequential programming files for applications requiring a unique serial number in each part. Another feature allows the inclusion of static data for system version control. Data for the FlashROM can be generated quickly and easily using Libero SoC and Designer software tools. Comprehensive programming file support is also included to allow for easy programming of large numbers of parts with differing FlashROM contents. #### 1.1.8.3 SRAM Automotive ProASIC 3 devices have embedded SRAM blocks along their north and south sides. Each variable-aspect-ratio SRAM block is 4,608 bits in size. Available memory configurations are 256×18, 512×9, 1k×4, 2k×2, and 4k×1 bits. The individual blocks have independent read and write ports that can be configured with different bit widths on each port. For example, data can be sent through a 4-bit port and read as a single bitstream. The embedded SRAM blocks can be initialized via the device JTAG port (ROM emulation mode) using the UJTAG macro. #### 1.1.8.4 PLL and CCC Automotive ProASIC 3 devices provide designers with very flexible clock conditioning circuit (CCC) capabilities. Each member of the Automotive ProASIC 3 family contains six CCCs. One CCC (center west side) has a PLL. The six CCC blocks are located at the four corners and the centers of the east and west sides. One CCC (center west side) has a PLL. All six CCC blocks are usable; the four corner CCCs and the east CCC allow simple clock delay operations as well as clock spine access. The inputs of the six CCC blocks are accessible from the FPGA core or from one of several inputs located near the CCC that have dedicated connections to the CCC block. The CCC block has these key features: - Wide input frequency range (f<sub>IN CCC</sub>) = 1.5 MHz to 350 MHz - Output frequency range (f<sub>OUT CCC</sub>) = 0.75 MHz to 350 MHz - Clock delay adjustment via programmable and fixed delays from -7.56 ns to +11.12 ns - · 2 programmable delay types for clock skew minimization - · Clock frequency synthesis (for PLL only) Additional CCC specifications: - Internal phase shift = 0°, 90°, 180°, and 270°. Output phase shift depends on the output divider configuration (for PLL only). - Output duty cycle = 50% ± 1.5% or better (for PLL only) - Low output jitter: worst case < 2.5% × clock period peak-to-peak period jitter when single global network used (for PLL only) - Maximum acquisition time is 300 µs (for PLL only) - · Low power consumption of 5 mW - Exceptional tolerance to input period jitter— allowable input jitter is up to 1.5 ns (for PLL only) - Four precise phases; maximum misalignment between adjacent phases of 40 ps $\times$ 350 MHz/f<sub>OUT\_CCC</sub> (for PLL only) ## 1.1.8.5 Global Clocking Automotive ProASIC 3 devices have extensive support for multiple clocking domains. In addition to the CCC and PLL support described above, there is a comprehensive global clock distribution network. Each VersaTile input and output port has access to nine VersaNets: six chip (main) and three quadrant global networks. The VersaNets can be driven by the CCC or directly accessed from the core via multiplexers (MUXes). The VersaNets can be used to distribute low-skew clock signals or for rapid distribution of high-fanout nets. #### 1.1.8.6 I/Os with Advanced I/O Standards The Automotive ProASIC 3 family of FPGAs features a flexible I/O structure, supporting a range of voltages (1.5V, 1.8V, 2.5V, and 3.3V). Automotive ProASIC 3 FPGAs support many different I/O standards—single-ended and differential. The I/Os are organized into banks, with two or four banks per device. The configuration of these banks determines the I/O standards supported. Each I/O module contains several input, output, and enable registers. These registers allow the implementation of the following: - Single-Data-Rate applications - Double-Data-Rate applications—DDR LVDS, B-LVDS, and M-LVDS I/Os for point-to-point communications Automotive ProASIC 3 banks for the A3P250 and A3P1000 devices support LVPECL, LVDS, B-LVDS, and M-LVDS. B-LVDS and M-LVDS can support up to 20 loads. #### 1.1.9 SPECIFYING I/O STATES DURING PROGRAMMING You can modify the I/O states during programming in FlashPro. In FlashPro, this feature is supported for PDB files generated from Designer v8.5 or greater. See the *FlashPro User's Guide* for more information. **Note:** PDB files generated from Designer v8.1 to Designer v8.4 (including all service packs) have limited display of Pin Numbers only. - Load a PDB from the FlashPro GUI. You must have a PDB loaded to modify the I/O states during programming. - 2. From the FlashPro GUI, click PDB Configuration. A FlashPoint Programming File Generator window appears. - Click the Specify I/O States During Programming button to display the Specify I/O States During Programming dialog box. - 4. Sort the pins as desired by clicking any of the column headers to sort the entries by that header. Select the I/Os you wish to modify (Figure 1-4). - 5. Set the I/O Output State. You can set Basic I/O settings if you want to use the default I/O settings for your pins, or use Custom I/O settings to customize the settings for each pin. Basic I/O state settings: - 1 I/O is set to drive out logic High - 0 I/O is set to drive out logic Low Last Known State – I/O is set to the last value that was driven out prior to entering the programming mode, and then held at that value during programming Z -Tristate: I/O is tristated #### FIGURE 1-4: I/O STATES DURING PROGRAMMING WINDOW 6. Click **OK** to return to the FlashPoint – Programming File Generator window. **Note:** I/O States During programming are saved to the ADB and resulting programming files after completing programming file generation. ## 2.0 AUTOMOTIVE PROASIC 3 DC AND SWITCHING CHARACTERISTICS ## 2.1 General Specifications ## 2.1.1 OPERATING CONDITIONS Stresses beyond those listed in Table 2-1 may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Absolute Maximums are stress ratings only; functional operation of the device at these or any other conditions beyond those listed under the Recommended Operating Conditions specified in Table 2-2 is not implied. TABLE 2-1: ABSOLUTE MAXIMUM RATINGS | Symbol | Parameter | Limits | Units | |-------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | VCC | DC core supply voltage | -0.3 to 1.65 | V | | VJTAG | JTAG DC voltage | -0.3 to 3.75 | V | | VPUMP | Programming voltage | -0.3 to 3.75 | V | | VCCPLL | Analog power supply (PLL) | -0.3 to 1.65 | V | | VCCI | DC I/O output buffer supply voltage | -0.3 to 3.75 | V | | VMV | DC I/O input buffer supply voltage | -0.3 to 3.75 | V | | VI | I/O input voltage | −0.3V to 3.6V (when I/O hot insertion mode is enabled)<br>−0.3V to (V <sub>CCI</sub> + 1 V) or 3.6V, whichever voltage is lower<br>(when I/O hot-insertion mode is disabled) | V | | T <sub>STG</sub> <sup>2</sup> | Storage temperature | -65 to +150 | °C | | $T_J^2$ | Junction temperature | +150 | °C | - **Note 1:** The device should be operated within the limits specified by the datasheet. During transitions, the input signal may undershoot or overshoot according to the limits shown in Table 2-3. - 2: For flash programming and retention maximum limits, refer to Figure 2-1. For recommended operating limits, refer to Table 2-2. TABLE 2-2: RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | | Automotive Grade 1 | Automotive Grade 2 | Units | |--------|-----------------------------|-------------------------------|--------------------|--------------------|-------| | TJ | Junction temperature | | -40 to +135 | -40 to +115 | °C | | VCC | 1.5V DC core supply voltage | | 1.425 to 1.575 | 1.425 to 1.575 | V | | VJTAG | JTAG DC voltage | | 1.4 to 3.6 | 1.4 to 3.6 | ٧ | | VPUMP | Programming voltage | Programming Mode <sup>3</sup> | 3.15 to 3.45 | 3.15 to 3.45 | ٧ | | | Operation <sup>4</sup> | | 0 to 3.6 | 0 to 3.6 | ٧ | | VCCPLL | Analog power supply (PLL) | | 1.425 to 1.575 | 1.425 to 1.575 | V | TABLE 2-2: RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Automotive Grade 1 | Automotive Grade 2 | Units | |----------|-------------------------------------|--------------------|--------------------|-------| | VCCI and | 1.5V DC supply voltage | 1.425 to 1.575 | 1.425 to 1.575 | V | | VMV | 1.8V DC supply voltage | 1.7 to 1.9 | 1.7 to 1.9 | ٧ | | | 2.5V DC supply voltage | 2.3 to 2.7 | 2.3 to 2.7 | ٧ | | | 3.3V DC supply voltage | 3.0 to 3.6 | 3.0 to 3.6 | ٧ | | | LVDS/B-LVDS/M-LVDS differential I/O | 2.375 to 2.625 | 2.375 to 2.625 | ٧ | | | LVPECL differential I/O | 3.0 to 3.6 | 3.0 to 3.6 | V | - Note 1: The ranges given here are for power supplies only. The recommended input voltage ranges specific to each I/O standard are given in Table 2-14. VMV and V<sub>CCI</sub> should be at the same voltage within a given I/O bank. - 2: All parameters representing voltages are measured with respect to GND unless otherwise specified. - 3: The programming temperature range supported is $T_{ambient} = 0$ °C to 85 °C. - **4:** V<sub>PUMP</sub> can be left floating during operation (not programming mode). FIGURE 2-1: HIGH-TEMPERATURE DATA RETENTION (HTR) | Tj (°C) | HTR<br>Lifetime<br>(yrs) | |---------|--------------------------| | 70 | 102.7 | | 85 | 43.8 | | 100 | 20.0 | | 105 | 15.6 | | 110 | 12.3 | | 115 | 9.7 | | 120 | 7.7 | | 125 | 6.2 | | 130 | 5.0 | | 135 | 4.0 | | 140 | 3.3 | | 145 | 2.7 | | 150 | 2.2 | Note: HTR time is the period during which you would not expect a verify failure due to flash cell leakage. TABLE 2-3: OVERSHOOT AND UNDERSHOOT LIMITS (AS MEASURED ON QUIET I/OS) | VCCI and VMV | Average VCCI–GND Overshoot or Undershoot<br>Duration as a Percentage of Clock Cycle | Maximum Overshoot/<br>Undershoot (115 °C) | Maximum Overshoot/<br>Undershoot (135 °C) | |--------------|-------------------------------------------------------------------------------------|-------------------------------------------|-------------------------------------------| | 2.7V or less | 10% | 0.81V | 0.72V | | | 5% | 0.90V | 0.82V | | 3V | 10% | 0.80V | 0.72V | | | 5% | 0.90V | 0.81V | | 3.3V | 10% | 0.79V | 0.69V | | | 5% | 0.88V | 0.79V | ## TABLE 2-3: OVERSHOOT AND UNDERSHOOT LIMITS (AS MEASURED ON QUIET I/OS) | VCCI and VMV | Average VCCI–GND Overshoot or Undershoot<br>Duration as a Percentage of Clock Cycle | Maximum Overshoot/<br>Undershoot (115 °C) | Maximum Overshoot/<br>Undershoot (135 °C) | | |--------------|-------------------------------------------------------------------------------------|-------------------------------------------|-------------------------------------------|--| | 3.6V | 10% | N/A | N/A | | | | 5% | N/A | N/A | | - Note 1: The duration is allowed at one out of six clock cycles (estimated SSO density over cycles). If the overshoot/undershoot occurs at one out of two cycles, the maximum overshoot/undershoot has to be reduced by 0.15 V. - 2: This table refers only to overshoot/undershoot limits for simultaneously switching I/Os and does not provide PCI overshoot/undershoot limits. # 2.1.2 I/O POWER-UP AND SUPPLY VOLTAGE THRESHOLDS FOR POWER-ON RESET (COMMERCIAL AND INDUSTRIAL) Sophisticated power-up management circuitry is designed into every ProASIC 3 device. These circuits ensure easy transition from the powered-off state to the powered-up state of the device. The many different supplies can power up in any sequence with minimized current spikes or surges. In addition, the I/O will be in a known state through the power-up sequence. The basic principle is shown in Figure 2-2. There are five regions to consider during power-up. ProASIC 3 I/Os are activated only if ALL of the following three conditions are met: - 1. VCC and VCCI are above the minimum specified trip points (Figure 2-2). - 2. VCCI > VCC 0.75V (typical) - 3. Chip is in the operating mode. #### **VCCI Trip Point:** - Ramping up: 0.6V < trip point up < 1.2V - Ramping down: 0.5V < trip\_point\_down < 1.1V ## **VCC Trip Point**: - Ramping up: 0.6V < trip point up < 1.1V - Ramping down: 0.5V < trip\_point\_down < 1V VCC and VCCI ramp-up trip points are about 100 mV higher than ramp-down trip points. This specifically built-in hysteresis prevents undesirable power-up oscillations and current surges. Note the following: - During programming, I/Os become tristated and weakly pulled up to V<sub>CCI</sub>. - JTAG supply, PLL power supplies, and charge pump V<sub>PUMP</sub> supply have no influence on I/O behavior. ## 2.1.3 INTERNAL POWER-UP ACTIVATION SEQUENCE - 1. Core - 2. Input buffers - 3. Output buffers, after 200 ns delay from input buffer activation #### FIGURE 2-2: I/O STATE AS A FUNCTION OF VCCI AND VCC VOLTAGE LEVELS ### 2.1.4 THERMAL CHARACTERISTICS ### 2.1.4.1 Introduction The temperature variable in Designer software refers to the junction temperature, not the ambient temperature. This is an important distinction because dynamic and static power consumption cause the chip junction to be higher than the ambient temperature. EQ 1 can be used to calculate junction temperature. $T_J$ = Junction Temperature = $\Delta T + T_A$ EQ 1 #### where: T<sub>A</sub> = Ambient Temperature $\Delta T$ = Temperature gradient between junction (silicon) and ambient $\Delta T$ = $\theta_{ia}$ \* P $\theta_{ia}$ = Junction-to-ambient of the package. $\theta_{ia}$ numbers are located in Table 2-4. P = Power dissipation ## 2.1.4.2 Package Thermal Characteristics The device junction-to-case thermal resistivity is $\theta_{jc}$ and the junction-to-ambient air thermal resistivity is $\theta_{ja}$ . The thermal characteristics for $\theta_{ja}$ are shown for two air flow rates. The absolute maximum junction temperature is 110 °C. EQ 2 shows a sample calculation of the absolute maximum power dissipation allowed for a 484-pin FBGA package at commercial temperature and in still air. Maximum Power Allowed = $$\frac{\text{Max. junction temp. (°C)} - \text{Max. ambient temp. (°C)}}{\theta_{ja}(^{\circ}\text{C/W})} = \frac{110^{\circ}\text{C} - 70^{\circ}\text{C}}{20.5^{\circ}\text{C/W}} = 1.951 \text{ W}$$ EQ 2 TABLE 2-4: PACKAGE THERMAL RESISTIVITIES | | | Pin | Dim | | $\theta_{ja}$ | | | | |-----------------------------------|-------------|-------|------|--------------|-----------------|-----------------|-------|--| | Package Type | Device | Count | θjc | Still<br>Air | 200<br>ft./min. | 500<br>ft./min. | Units | | | Very Thin Quad Flat Pack (VQFP) | All devices | 100 | 10.0 | 35.3 | 29.4 | 27.1 | °C/W | | | Fine Pitch Ball Grid Array (FBGA) | See note* | 144 | 3.8 | 26.9 | 22.9 | 21.5 | °C/W | | | | See note* | 256 | 3.8 | 26.6 | 22.8 | 21.5 | °C/W | | | | See note* | 484 | 3.2 | 20.5 | 17.0 | 15.9 | °C/W | | | | A3P1000 | 144 | 6.3 | 31.6 | 26.2 | 24.2 | °C/W | | | | A3P1000 | 256 | 6.6 | 28.1 | 24.4 | 22.7 | °C/W | | | | A3P1000 | 484 | 8.0 | 23.3 | 19.0 | 16.7 | °C/W | | **Note:** \*This information applies to all ProASIC 3 devices except the A3P1000. Detailed device/ package thermal information will be available in future revisions of the datasheet. ## 2.1.4.3 Temperature and Voltage Derating Factors TABLE 2-5: TEMPERATURE AND VOLTAGE DERATING FACTORS FOR TIMING DELAYS— (NORMALIZED TO T<sub>.1</sub> = 115 °C, VCC = 1.425V) | Array Voltage VCC (V) | -40 °C | 0 °C | 25 °C | 70 °C | 85 °C | 115 °C | 125 °C | 135 °C | |-----------------------|--------|------|-------|-------|-------|--------|--------|--------| | 1.425 | 0.83 | 0.88 | 0.90 | 0.95 | 0.97 | 1.00 | 1.01 | 1.02 | | 1.5 | 0.79 | 0.83 | 0.85 | 0.90 | 0.92 | 0.95 | 0.96 | 0.97 | | 1.575 | 0.76 | 0.80 | 0.82 | 0.87 | 0.88 | 0.91 | 0.93 | 0.94 | ## 2.2 Calculating Power Dissipation ## 2.2.1 QUIESCENT SUPPLY CURRENT TABLE 2-6: QUIESCENT SUPPLY CURRENT CHARACTERISTICS | | A3P060 | A3P125 | A3P250 | A3P1000 | |---------------------------------------|--------|--------|--------|---------| | Typical (25 °C) | 2 mA | 2 mA | 3 mA | 8 mA | | Maximum (Automotive Grade 1) – 135 °C | 53 mA | 53 mA | 106 mA | 265 mA | | Maximum (Automotive Grade 2) – 115 °C | 26 mA | 26 mA | 53 mA | 131 mA | **Note:** IDD Includes VCC, VPUMP, VCCI, and VMV currents. Values do not include I/O static contribution, which is shown in Table 2-7 and Table 2-10. #### 2.2.2 POWER PER I/O PIN TABLE 2-7: SUMMARY OF I/O INPUT BUFFER POWER (PER PIN) – DEFAULT I/O SOFTWARE SETTINGS <sup>1</sup>—APPLICABLE TO ADVANCED I/O BANKS | | VMV (V) | Static Power<br>PDC2 (mW) <sup>1</sup> | Dynamic Power PAC9 (μW/MHz) <sup>2</sup> | | | | | |------------------------|---------|----------------------------------------|------------------------------------------|--|--|--|--| | Single-Ended | | | | | | | | | 3.3V LVTTL/3.3V LVCMOS | 3.3 | _ | 16.69 | | | | | | 2.5V LVCMOS | 2.5 | _ | 5.12 | | | | | | 1.8V LVCMOS | 1.8 | _ | 2.13 | | | | | | 1.5V LVCMOS (JESD8-11) | 1.5 | _ | 1.45 | | | | | | 3.3V PCI | 3.3 | _ | 18.11 | | | | | | 3.3V PCI-X | 3.3 | _ | 18.11 | | | | | | Differential | | | | | | | | | LVDS | 2.5 | 2.26 | 1.20 | | | | | | LVPECL | 3.3 | 5.72 | 1.87 | | | | | **Note 1:** P<sub>DC2</sub> is the static power (where applicable) measured on VMV. **2:** $P_{AC9}$ is the total dynamic power measured on $V_{CC}$ and VMV. TABLE 2-8: SUMMARY OF I/O INPUT BUFFER POWER (PER PIN) – DEFAULT I/O SOFTWARE SETTINGS <sup>1</sup>—APPLICABLE TO STANDARD PLUS I/O BANKS | | VMV (V) | Static Power<br>PDC2 (mW) <sup>1</sup> | Dynamic Power<br>PAC9 (μW/MHz) <sup>2</sup> | | | | | | |------------------------|---------|----------------------------------------|---------------------------------------------|--|--|--|--|--| | Single-Ended | | | | | | | | | | 3.3V LVTTL/3.3V LVCMOS | 3.3 | _ | 16.72 | | | | | | | 2.5V LVCMOS | 2.5 | _ | 5.14 | | | | | | | 1.8V LVCMOS | 1.8 | _ | 2.13 | | | | | | | 1.5V LVCMOS (JESD8-11) | 1.5 | _ | 1.48 | | | | | | | 3.3V PCI | 3.3 | _ | 18.13 | | | | | | | 3.3V PCI-X | 3.3 | _ | 18.13 | | | | | | **Note 1:** P<sub>DC2</sub> is the static power (where applicable) measured on VMV. 2: $P_{AC9}$ is the total dynamic power measured on $V_{CC}$ and VMV. TABLE 2-9: SUMMARY OF I/O OUTPUT BUFFER POWER (PER PIN) – DEFAULT I/O SOFTWARE SETTINGS <sup>1</sup>—APPLICABLE TO ADVANCED I/O BANKS | | C <sub>LOAD</sub> (pF) | VCCI (V) | Static Power<br>PDC3 (mW) <sup>2</sup> | Dynamic Power<br>PAC10 (μW/MHz) <sup>3</sup> | | | | |---------------------------|------------------------|----------|----------------------------------------|----------------------------------------------|--|--|--| | Single-Ended | | | | | | | | | 3.3V LVTTL/3.3V<br>LVCMOS | 35 | 3.3 | _ | 468.67 | | | | | 2.5V LVCMOS | 35 | 2.5 | _ | 267.48 | | | | | 1.8V LVCMOS | 35 | 1.8 | _ | 149.46 | | | | | 1.5V LVCMOS<br>(JESD8-11) | 35 | 1.5 | _ | 103.12 | | | | | 3.3V PCI | 10 | 3.3 | _ | 201.02 | | | | TABLE 2-9: SUMMARY OF I/O OUTPUT BUFFER POWER (PER PIN) – DEFAULT I/O SOFTWARE SETTINGS <sup>1</sup>—APPLICABLE TO ADVANCED I/O BANKS | | C <sub>LOAD</sub> (pF) | VCCI (V) | Static Power<br>PDC3 (mW) <sup>2</sup> | Dynamic Power<br>PAC10 (μW/MHz) <sup>3</sup> | | | |--------------|------------------------|----------|----------------------------------------|----------------------------------------------|--|--| | 3.3V PCI-X | 10 | 3.3 | _ | 201.02 | | | | Differential | | | | | | | | LVDS | _ | 2.5 | 7.74 | 88.92 | | | | LVPECL | _ | 3.3 | 19.54 | 166.52 | | | - **Note 1:** Dynamic power consumption is given for standard load and software default drive strength and output slew. - 2: P<sub>DC3</sub> is the static power (where applicable) measured on VMV. - **3:** $P_{AC10}$ is the total dynamic power measured on $V_{CCI}$ and VMV. TABLE 2-10: SUMMARY OF I/O OUTPUT BUFFER POWER (PER PIN) – DEFAULT I/O SOFTWARE SETTINGS <sup>1</sup>—APPLICABLE TO STANDARD PLUS I/O BANKS | | C <sub>LOAD</sub> (pF) | VCCI (V) | Static Power<br>PDC3 (mW) <sup>2</sup> | Dynamic Power<br>PAC10 (μW/MHz) <sup>3</sup> | | | | |----------------------------|------------------------|----------|----------------------------------------|----------------------------------------------|--|--|--| | Single-Ended | | | | | | | | | 3.3V LVTTL/<br>3.3V LVCMOS | 35 | 3.3 | _ | 452.67 | | | | | 2.5V LVCMOS | 35 | 2.5 | _ | 258.32 | | | | | 1.8V LVCMOS | 35 | 1.8 | _ | 133.59 | | | | | 1.5V LVCMOS<br>(JESD8-11) | 35 | 1.5 | _ | 92.84 | | | | | 3.3V PCI | 10 | 3.3 | _ | 184.92 | | | | | 3.3V PCI-X | 10 | 3.3 | _ | 184.92 | | | | - **Note 1:** Dynamic power consumption is given for standard load and software default drive strength and output slew. - 2: PDC3 is the static power (where applicable) measured on VMV. - 3: PAC10 is the total dynamic power measured on VCCI and VMV. ## 2.2.3 POWER CONSUMPTION OF VARIOUS INTERNAL RESOURCES TABLE 2-11: DIFFERENT COMPONENTS CONTRIBUTING TO DYNAMIC POWER CONSUMPTION IN PROASIC® 3 DEVICES | Parameter | Definition | | Device Specific Dynamic Power (μW/MHz) | | | | | |-----------|----------------------------------------------------------------|-------|----------------------------------------|------------|------------|--|--| | | | | A3P25<br>0 | A3P12<br>5 | A3P06<br>0 | | | | PAC1 | Clock contribution of a Global Rib | 14.50 | 11.00 | 11.00 | 9.30 | | | | PAC2 | Clock contribution of a Global Spine | 2.48 | 1.58 | 0.81 | 0.81 | | | | PAC3 | Clock contribution of a VersaTile row | 0.81 | | | | | | | PAC4 | Clock contribution of a VersaTile used as a sequential module | 0.12 | | | | | | | PAC5 | First contribution of a VersaTile used as a sequential module | 0.07 | | | | | | | PAC6 | Second contribution of a VersaTile used as a sequential module | 0.29 | | | | | | | PAC7 | Contribution of a VersaTile used as a combinatorial module | 0.29 | | | | | | TABLE 2-11: DIFFERENT COMPONENTS CONTRIBUTING TO DYNAMIC POWER CONSUMPTION IN PROASIC® 3 DEVICES | Parameter | Definition | | Device Specific Dynamic Power (μW/MHz) | | | | | | |-----------|--------------------------------------------------------------|-------------|----------------------------------------|------------|------------|--|--|--| | | Definition | A3P100<br>0 | A3P25<br>0 | A3P12<br>5 | A3P06<br>0 | | | | | PAC8 | Average contribution of a routing net | 0.70 | | | | | | | | PAC9 | Contribution of an I/O input pin (standard-dependent) | See Table | See Table 2-7. | | | | | | | PAC10 | Contribution of an I/O output pin (standard-dependent) | See Table | See Table 2-7 and Table 2-10. | | | | | | | PAC11 | Average contribution of a RAM block during a read operation | 25.00 | | | | | | | | PAC12 | Average contribution of a RAM block during a write operation | 30.00 | | | | | | | | PAC13 | Static PLL contribution | 2.55 mW | | | | | | | | PAC14 | Dynamic contribution for PLL | 2.60 | 2.60 | | | | | | **Note:** \*For a different output load, drive strength, or slew rate, Microchip recommends using the Microchip power spreadsheet calculator or SmartPower tool in Libero SoC. ## 2.2.4 POWER CALCULATION METHODOLOGY This section describes a simplified method to estimate power consumption of an application. For more accurate and detailed power estimations, use the SmartPower tool in Libero SoC software. The power calculation methodology described below uses the following variables: - · The number of PLLs as well as the number and the frequency of each output clock generated - · The number of combinatorial and sequential cells used in the design - · The internal clock frequencies - · The number and the standard of I/O pins used in the design - The number of RAM blocks used in the design - Toggle rates of I/O pins as well as VersaTiles—guidelines are provided in Table 2-12. - Enable rates of output buffers—guidelines are provided for typical applications in Table 2-13. - Read rate and write rate to the memory—guidelines are provided for typical applications in Table 2-13. The calculation should be repeated for each clock domain defined in the design. ## 2.2.4.1 Methodology 2.2.4.1.1 Total Power Consumption—P<sub>TOTAL</sub> $$P_{TOTAL} = P_{STAT} + P_{DYN}$$ P<sub>STAT</sub> is the total static power consumption. P<sub>DYN</sub> is the total dynamic power consumption. 2.2.4.1.2 Total Static Power Consumption—P<sub>STAT</sub> N<sub>INPLITS</sub> is the number of I/O input buffers used in the design. $N_{OUTPUTS}$ is the number of I/O output buffers used in the design. 2.2.4.1.3 Total Dynamic Power Consumption—P<sub>DYN</sub> 2.2.4.1.4 Global Clock Contribution—P<sub>CLOCK</sub> N<sub>SPINE</sub> is the number of global spines used in the user design—guidelines are provided in the "Spine Architecture" section of the Global Resources chapter in the *Automotive ProASIC3 FPGA Fabric User's Guide*. N<sub>ROW</sub> is the number of VersaTile rows used in the design—guidelines are provided in the *Automotive ProASIC3 FPGA Fabric User's Guide*. F<sub>CLK</sub> is the global clock signal frequency. N<sub>S-CFLL</sub> is the number of VersaTiles used as sequential modules in the design. PAC1, PAC2, PAC3, and PAC4 are device-dependent. $$P_{S-CELL}$$ = $N_{S-CELL}$ \* (PAC5 + $\alpha_1$ / 2 \* PAC6) \* $F_{CLK}$ N<sub>S-CELL</sub> is the number of VersaTiles used as sequential modules in the design. When a multi-tile sequential cell is used, it should be accounted for as 1. $\alpha_1$ is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-12. F<sub>CLK</sub> is the global clock signal frequency. ## 2.2.4.1.6 Combinatorial Cells Contribution—P<sub>C-CELL</sub> $$P_{C-CELL} = N_{C-CELL} * \alpha_1 / 2 * PAC7 * F_{CLK}$$ N<sub>C-CELL</sub> is the number of VersaTiles used as combinatorial modules in the design. $\alpha_1$ is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-12. F<sub>CLK</sub> is the global clock signal frequency. ## 2.2.4.1.7 Routing Net Contribution—P<sub>NET</sub> $$P_{NET} = (N_{S-CELL} + N_{C-CELL}) * \alpha_1 / 2 * PAC8 * F_{CLK}$$ N<sub>S-CELL</sub> is the number VersaTiles used as sequential modules in the design. N<sub>C-CELL</sub> is the number of VersaTiles used as combinatorial modules in the design. $\alpha_1$ is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-12. F<sub>CLK</sub> is the global clock signal frequency. ## 2.2.4.1.8 I/O Input Buffer Contribution—P<sub>INPUTS</sub> $$P_{INPUTS} = N_{INPUTS} * \alpha_2 / 2 * PAC9 * F_{CLK}$$ N<sub>INPUTS</sub> is the number of I/O input buffers used in the design. $\alpha_2$ is the I/O buffer toggle rate—guidelines are provided in Table 2-12. F<sub>CLK</sub> is the global clock signal frequency. ## 2.2.4.2 I/O Output Buffer Contribution—POUTPUTS $$P_{OUTPUTS} = N_{OUTPUTS} * \alpha_2 / 2 * \beta_1 * PAC10 * F_{CLK}$$ N<sub>OUTPUTS</sub> is the number of I/O output buffers used in the design. $\alpha_2$ is the I/O buffer toggle rate—guidelines are provided in Table 2-12. $\beta_1$ is the I/O buffer enable rate—guidelines are provided in Table 2-13. F<sub>CLK</sub> is the global clock signal frequency. ## 2.2.4.2.1 RAM Contribution—P<sub>MEMORY</sub> $$P_{MEMORY}$$ = PAC11 \* $N_{BLOCKS}$ \* $F_{READ-CLOCK}$ \* $\beta_2$ + PAC12 \* $N_{BLOCK}$ \* $F_{WRITE-CLOCK}$ \* $\beta_3$ N<sub>BLOCKS</sub> is the number of RAM blocks used in the design. F<sub>READ-CLOCK</sub> is the memory read clock frequency. $\beta_2$ is the RAM enable rate for read operations. F<sub>WRITE-CLOCK</sub> is the memory write clock frequency. $\beta_3$ is the RAM enable rate for write operations—guidelines are provided in Table 2-13. ## 2.2.4.2.2 PLL Contribution—P<sub>PLL</sub> F<sub>CLKIN</sub> is the input clock frequency. F<sub>CLKOLIT</sub> is the output clock frequency.<sup>1</sup> #### 2.2.4.3 Guidelines #### 2.2.4.3.1 Toggle Rate Definition A toggle rate defines the frequency of a net or logic element relative to a clock. It is a percentage. If the toggle rate of a net is 100%, this means that this net switches at half the clock frequency. Below are some examples: - The average toggle rate of a shift register is 100% because all flip-flop outputs toggle at half of the clock frequency. - The average toggle rate of an 8-bit counter is 25%: - Bit 0 (LSB) = 100% - Bit 1 = 50% - Bit 2 = 25% - ... - Bit 7 (MSB) = 0.78125% - Average toggle rate = (100% + 50% + 25% + 12.5% + . . . + 0.78125%) / 8 #### 2.2.4.3.2 Enable Rate Definition Output enable rate is the average percentage of time during which tristate outputs are enabled. When nontristate output buffers are used, the enable rate should be 100%. TABLE 2-12: TOGGLE RATE GUIDELINES RECOMMENDED FOR POWER CALCULATION | Component | Definition | Guideline | |------------|----------------------------------|-----------| | $\alpha_1$ | Toggle rate of VersaTile outputs | 10% | | $\alpha_2$ | I/O buffer toggle rate | 10% | TABLE 2-13: ENABLE RATE GUIDELINES RECOMMENDED FOR POWER CALCULATION | Component | Definition | Guideline | |-----------|--------------------------------------|-----------| | $\beta_1$ | I/O output buffer enable rate | 100% | | $\beta_2$ | RAM enable rate for read operations | 12.5% | | $\beta_3$ | RAM enable rate for write operations | 12.5% | ## 2.3 User I/O Characteristics <sup>1.</sup> The PLL dynamic contribution depends on the input clock frequency, the number of output clock signals generated by the PLL, and the frequency of each output clock. If a PLL is used to generate more than one output clock, include each output clock in the formula by adding its corresponding contribution (P<sub>AC14</sub> \* F<sub>CLKOUT</sub> product) to the total PLL contribution. #### 2.3.1 TIMING MODEL # FIGURE 2-3: TIMING MODEL—OPERATING CONDITIONS: -1 SPEED, AUTOMOTIVE GRADE 2 TEMP. RANGE (T<sub>J</sub> = 115 °C), WORST CASE VCC = 1.425 V FIGURE 2-4: INPUT BUFFER TIMING MODEL AND DELAYS (EXAMPLE) FIGURE 2-5: OUTPUT BUFFER MODEL AND DELAYS (EXAMPLE) PAD $V_{OL}$ FIGURE 2-6: TRISTATE OUTPUT BUFFER TIMING MODEL AND DELAYS (EXAMPLE) ## 2.3.2 OVERVIEW OF I/O PERFORMANCE ## 2.3.3 SUMMARY OF I/O DC INPUT AND OUTPUT LEVELS – DEFAULT I/O SOFTWARE SETTINGS TABLE 2-14: SUMMARY OF MAXIMUM AND MINIMUM DC INPUT AND OUTPUT LEVELS APPLICABLE TO COMMERCIAL AND INDUSTRIAL CONDITIONS—SOFTWARE DEFAULT SETTINGS—APPLICABLE TO ADVANCED I/O BANKS | | Drive | Sle | | VIL | VIH | | VOL | VOH | I <sub>OL</sub> | I <sub>OH</sub> | |-----------------------------|------------|------------------------|---------|-------------|-------------|-----------|-------------|-------------|-----------------|-----------------| | I/O Standard | Strength | W 1.5. 1.5. 1.5. | | | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | | | 3.3V LVTTL /<br>3.3V LVCMOS | 12 mA | High | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 12 | 12 | | 2.5V LVCMOS | 12 mA | High | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 12 | 12 | | 1.8V LVCMOS | 12 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 | VCCI - 0.45 | 12 | 12 | | 1.5V LVCMOS | 12 mA | High | -0.3 | 0.30 * VCCI | 0.7 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 12 | 12 | | 3.3V PCI | Per PCI sp | pecifica | ations | | | | | | | | | 3.3V PCI-X | Per PCI-X | specif | ication | S | | | | | | | **Note:** Currents are measured at 125 °C junction temperature. TABLE 2-15: SUMMARY OF MAXIMUM AND MINIMUM DC INPUT AND OUTPUT LEVELS APPLICABLE TO COMMERCIAL AND INDUSTRIAL CONDITIONS—SOFTWARE DEFAULT SETTINGS—APPLICABLE TO STANDARD PLUS I/O BANKS | | Drive | Slew | | VIL | VIH | | VOL | VOH | l <sub>OL</sub> | I <sub>OH</sub> | |------------------------------------|-----------|-----------|-----------|-------------|------------------------|-----------|-------------|-------------------------|-----------------|-----------------| | I/O Standard | Strength | Rate | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | | 3.3 V LVTTL /<br>3.3 V LVC-<br>MOS | 12 mA | High | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 12 | 12 | | 2.5 V LVC-<br>MOS | 12 mA | High | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 12 | 12 | | 1.8 V LVC-<br>MOS | 8 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 | VCCI - 0.45 | 8 | 8 | | 1.5 V LVC-<br>MOS | 4 mA | High | -0.3 | 0.30 * VCCI | 0.7 * V <sub>CCI</sub> | 3.6 | 0.25 * VCCI | 0.75 * V <sub>CCI</sub> | 4 | 4 | | 3.3V PCI | Per PCI s | oecificat | ions | | | | | | | | | 3.3V PCI-X | Per PCI-X | specific | ations | | | | | | | | **Note:** Currents are measured at 125 °C junction temperature. TABLE 2-16: SUMMARY OF MAXIMUM AND MINIMUM DC INPUT AND OUTPUT LEVELS APPLICABLE TO COMMERCIAL AND INDUSTRIAL CONDITIONS—SOFTWARE DEFAULT SETTINGS—APPLICABLE TO STANDARD I/O BANKS | | Drive | Slew | | VIL | VIH | | VOL | VOH | I <sub>OL</sub> | I <sub>OH</sub> | |-----------------------------|----------|------|-----------|-------------|----------------|-----------|------------------|-----------|-----------------|-----------------| | I/O Standard | Strength | Rate | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | | 3.3V LVTTL /<br>3.3V LVCMOS | 8 mA | High | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 8 | 8 | | 2.5V LVCMOS | 8 mA | High | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 8 | 8 | | 1.8V LVCMOS | 4 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 VCCI – 0.45 | | 4 | 4 | | 1.5V LVCMOS | 2 mA | High | -0.3 | 0.30 * VCCI | 0.7 * VCCI 3.6 | | 0.25 * VCCI | | 2 | 2 | **Note:** Currents are measured at 125 °C junction temperature. TABLE 2-17: SUMMARY OF MAXIMUM AND MINIMUM DC INPUT LEVELS APPLICABLE TO AUTOMOTIVE GRADE 1 AND GRADE 2 | | Automo | tive Grade 1 <sup>1</sup> | Automo | tive Grade 2 <sup>2</sup> | |------------------------|--------|---------------------------|--------|---------------------------| | DC I/O Standards | IIL | IIH | IIL | IIH | | | μА | μΑ | μΑ | μΑ | | 3.3V LVTTL/3.3V LVCMOS | 10 | 10 | 15 | 15 | | 2.5V LVCMOS | 10 | 10 | 15 | 15 | | 1.8V LVCMOS | 10 | 10 | 15 | 15 | | 1.5V LVCMOS | 10 | 10 | 15 | 15 | | 3.3V PCI | 10 | 10 | 15 | 15 | | 3.3V PCI-X | 10 | 10 | 15 | 15 | **Note 1:** Automotive range Grade 1 ( $-40 \, ^{\circ}\text{C} < T_J < 135 \, ^{\circ}\text{C}$ ) **2:** Automotive range Grade 2 ( $-40 \, ^{\circ}\text{C} < \text{T}_{\text{J}} < 115 \, ^{\circ}\text{C}$ ) ## 2.3.4 SUMMARY OF I/O TIMING CHARACTERISTICS – DEFAULT I/O SOFTWARE SETTINGS TABLE 2-18: SUMMARY OF AC MEASURING POINTS | Standard | Measuring Trip Point (Vtrip) | |------------------------|------------------------------| | 3.3V LVTTL/3.3V LVCMOS | 1.4V | | 2.5V LVCMOS | 1.2V | | 1.8V LVCMOS | 0.90V | | 1.5V LVCMOS | 0.75V | | 3.3V PCI | 0.285 * VCCI (RR) | | | 0.615 * VCCI (FF) | | 3.3V PCI-X | 0.285 * VCCI (RR) | | | 0.615 * VCCI (FF) | TABLE 2-19: I/O AC PARAMETER DEFINITIONS | Parameter | Parameter Definition | |-------------------|-----------------------------------------------------------------------------| | t <sub>DP</sub> | Data-to-Pad delay through the Output Buffer | | t <sub>PY</sub> | Pad-to-Data delay through the Input Buffer | | t <sub>DOUT</sub> | Data-to-Output Buffer delay through the I/O interface | | t <sub>EOUT</sub> | Enable–to–Output Buffer Tristate Control delay through the I/O interface | | t <sub>DIN</sub> | Input Buffer-to-Data delay through the I/O interface | | t <sub>HZ</sub> | Enable-to-Pad delay through the Output Buffer—High to Z | | t <sub>ZH</sub> | Enable-to-Pad delay through the Output Buffer—Z to High | | $t_{LZ}$ | Enable-to-Pad delay through the Output Buffer—Low to Z | | t <sub>ZL</sub> | Enable-to-Pad delay through the Output Buffer—Z to Low | | t <sub>ZHS</sub> | Enable-to-Pad delay through the Output Buffer with delayed enable—Z to High | | t <sub>ZLS</sub> | Enable-to-Pad delay through the Output Buffer with delayed enable—Z to Low | TABLE 2-20: SUMMARY OF I/O TIMING CHARACTERISTICS—SOFTWARE DEFAULT SETTINGS— 1 SPEED GRADE, AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST CASE VCC = 1.425V WORST CASE VCCI = 3.0V ADVANCED I/O BANKS | I/O Standard | Drive Strength (mA) | Slew Rate | Capacitive Load (pF) | External Resistor $(\Omega)$ | t <sub>DOUT</sub> (ns) | t <sub>DP</sub> (ns) | t <sub>DIN</sub> (ns) | t <sub>PY</sub> (ns) | teour (ns) | t <sub>ZL</sub> (ns) | t <sub>ZH</sub> (ns) | t <sub>LZ</sub> (ns) | t <sub>HZ</sub> (ns) | t <sub>ZLS</sub> (ns) | t <sub>ZHS</sub> (ns) | Units | |-----------------------------|-----------------------|-----------|----------------------|------------------------------|------------------------|----------------------|-----------------------|----------------------|------------|----------------------|----------------------|----------------------|----------------------|-----------------------|-----------------------|--------| | 3.3V LVTTL /<br>3.3V LVCMOS | 12 mA | High | 35 pF | _ | 0.53 | 3.25 | 0.04 | 0.94 | 0.38 | 3.31 | 1.51 | 2.96 | 1.88 | 5.37 | 2.71 | n<br>s | | 2.5V LVCMOS | 12 mA | High | 35 pF | _ | 0.53 | 3.28 | 0.04 | 1.19 | 0.38 | 3.34 | 3.16 | 1.77 | 1.80 | 5.39 | 5.22 | n<br>s | | 1.8V LVCMOS | 12 mA | High | 35 pF | _ | 0.53 | 3.25 | 0.04 | 1.12 | 0.38 | 1.89 | 1.63 | 3.41 | 3.75 | 3.06 | 2.82 | n<br>s | | 1.5V LVCMOS | 12 mA | High | 35 pF | _ | 0.53 | 3.75 | 0.04 | 1.32 | 0.38 | 2.18 | 1.91 | 3.63 | 3.87 | 3.35 | 3.11 | n<br>s | | 3.3V PCI | Per PCI<br>spec | High | 10 pF | 25 <sup>2</sup> | 0.53 | 2.12 | 0.04 | 0.78 | 0.38 | 1.23 | 0.91 | 2.57 | 2.96 | 2.41 | 2.11 | n<br>s | | 3.3V PCI-X | Per PCI-<br>X<br>spec | High | 10 pF | 25 <sup>2</sup> | 0.53 | 2.47 | 0.04 | 0.77 | 0.38 | 1.23 | 0.91 | 2.57 | 2.96 | 2.41 | 2.11 | n<br>s | | LVDS | 24 mA | High | | _ | 0.53 | 1.68 | 0.04 | 1.47 | | _ | _ | | | _ | | n<br>s | | LVPECL | 24 mA | High | _ | | 0.53 | 1.66 | 0.04 | 1.29 | _ | | _ | _ | _ | _ | | n<br>s | - Note 1: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. - 2: Resistance is used to measure I/O propagation delays as defined in PCI specifications. See Figure 2-11 for connectivity. This resistor is not required during normal operation. TABLE 2-21: SUMMARY OF I/O TIMING CHARACTERISTICS—SOFTWARE DEFAULT SETTINGS— –1 SPEED GRADE, AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST CASE VCC = 1.425V WORST CASE VCCI = 3.0 V STANDARD PLUS I/O BANKS | I/O Standard | Drive Strength (mA) | Slew Rate | Capacitive Load (pF) | External Resistor | tpour | tор | toin | tрү | teour | <sup>‡</sup> ZL | tZł | t <sub>LZ</sub> | tнz | \$TZ <sub>1</sub> | t <sub>ZHS</sub> | Units | |-----------------------------|---------------------|-----------|----------------------|-------------------|-------|------|------|------|-------|-----------------|------|-----------------|------|-------------------|------------------|--------| | 3.3V LVTTL /<br>3.3V LVCMOS | 12 mA | High | 35 pF | _ | 0.55 | 3.01 | 0.04 | 0.95 | 0.39 | 1.74 | 1.43 | 2.65 | 3.06 | 1.74 | 1.43 | n<br>s | | 2.5V LVCMOS | 12 mA | High | 35 pF | | 0.55 | 3.05 | 0.04 | 1.23 | 0.39 | 3.11 | 2.99 | 1.56 | 1.69 | 5.23 | 5.11 | n<br>s | | 1.8V LVCMOS | 8 mA | High | 35 pF | _ | 0.55 | 3.73 | 0.04 | 1.16 | 0.39 | 3.65 | 3.86 | 1.62 | 1.68 | 5.78 | 5.99 | n<br>s | | 1.5V LVCMOS | 4 mA | High | 35 pF | _ | 0.55 | 4.60 | 0.04 | 1.35 | 0.39 | 4.61 | 5.05 | 2.07 | 1.85 | 6.74 | 7.18 | n<br>s | TABLE 2-21: SUMMARY OF I/O TIMING CHARACTERISTICS—SOFTWARE DEFAULT SETTINGS— –1 SPEED GRADE, AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST CASE VCC = 1.425V WORST CASE VCCI = 3.0 V STANDARD PLUS I/O BANKS | I/O Standard | Drive Strength (mA) | Slew Rate | Capacitive Load (pF) | External Resistor | tpour | ф | toin | tрү | teour | tzı | нZĮ | t <sub>LZ</sub> | ZHJ | \$TZ <sub>1</sub> | t <sub>zHS</sub> | Units | |--------------|-----------------------|-----------|----------------------|-------------------|-------|------|------|------|-------|------|------|-----------------|------|-------------------|------------------|--------| | 3.3V PCI | Per PCI<br>spec | High | 10 pF | 25 <sup>2</sup> | 0.55 | 2.19 | 0.04 | 0.81 | 0.39 | 1.27 | 0.94 | 2.65 | 3.06 | 1.27 | 0.94 | n<br>s | | 3.3V PCI-X | Per PCI-<br>X<br>spec | High | 10 pF | 25 <sup>2</sup> | 0.55 | 2.19 | 0.04 | 0.79 | 0.39 | 1.27 | 0.94 | 2.65 | 3.06 | 1.27 | 0.94 | n<br>s | - Note 1: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. - **2:** Resistance is used to measure I/O propagation delays as defined in PCI specifications. See Figure 2-11 for connectivity. This resistor is not required during normal operation. TABLE 2-22: SUMMARY OF I/O TIMING CHARACTERISTICS—SOFTWARE DEFAULT SETTINGS – 1 SPEED GRADE, AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST CASE VCC = 1.425V WORST CASE VCCI = 3.0V ADVANCED I/O BANKS | I/O Standard | Drive Strength (mA) | Slew Rate | Capacitive Load (pF) | External Resistor $(\Omega)$ | t <sub>DOUT</sub> (ns) | t <sub>DP</sub> (ns) | t <sub>DIN</sub> (ns) | t <sub>PY</sub> (ns) | t <sub>EOUT</sub> (ns) | (su) TZ <sub>1</sub> | (su) <sup>HZ</sup> j | t <sub>LZ</sub> (ns) | t <sub>HZ</sub> (ns) | t <sub>ZLS</sub> (ns) | t <sub>ZHS</sub> (ns) | Units | |-----------------------------|-----------------------|-----------|----------------------|------------------------------|------------------------|----------------------|-----------------------|----------------------|------------------------|----------------------|----------------------|----------------------|----------------------|-----------------------|-----------------------|--------| | 3.3V LVTTL /<br>3.3V LVCMOS | 12 mA | High | 35 pF | _ | 0.55 | 3.36 | 0.04 | 0.97 | 0.39 | 3.42 | 1.56 | 3.05 | 1.94 | 5.55 | 2.80 | n<br>s | | 2.5V LVCMOS | 12 mA | High | 35 pF | _ | 0.55 | 3.39 | 0.04 | 1.23 | 0.39 | 3.45 | 3.27 | 1.83 | 1.86 | 5.58 | 5.39 | n<br>s | | 1.8V LVCMOS | 12 mA | High | 35 pF | _ | 0.55 | 3.36 | 0.04 | 1.16 | 0.39 | 1.95 | 1.68 | 3.52 | 3.88 | 3.16 | 2.92 | n<br>s | | 1.5V LVCMOS | 12 mA | High | 35 pF | _ | 0.55 | 3.88 | 0.04 | 1.37 | 0.39 | 2.25 | 1.98 | 3.75 | 4.00 | 3.46 | 3.21 | n<br>s | | 3.3V PCI | Per PCI<br>spec | High | 10 pF | 25 <sup>2</sup> | 0.55 | 2.19 | 0.04 | 0.81 | 0.39 | 1.27 | 0.94 | 2.65 | 3.06 | 2.49 | 2.18 | n<br>s | | 3.3V PCI-X | Per PCI-<br>X<br>spec | High | 10 pF | 25 <sup>2</sup> | 0.55 | 2.55 | 0.04 | 0.79 | 0.39 | 1.27 | 0.94 | 2.65 | 3.06 | 2.49 | 2.18 | n<br>s | TABLE 2-22: SUMMARY OF I/O TIMING CHARACTERISTICS—SOFTWARE DEFAULT SETTINGS – 1 SPEED GRADE, AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST CASE VCC = 1.425V WORST CASE VCCI = 3.0V ADVANCED I/O BANKS | I/O Standard | Drive Strength (mA) | Slew Rate | Capacitive Load (pF) | External Resistor $(\Omega)$ | t <sub>DOUT</sub> (ns) | t <sub>DP</sub> (ns) | t <sub>DIN</sub> (ns) | t <sub>PY</sub> (ns) | t <sub>EOUT</sub> (ns) | t <sub>ZL</sub> (ns) | t <sub>ZH</sub> (ns) | t <sub>LZ</sub> (ns) | t <sub>HZ</sub> (ns) | t <sub>ZLS</sub> (ns) | t <sub>ZHS</sub> (ns) | Units | |--------------|---------------------|-----------|----------------------|------------------------------|------------------------|----------------------|-----------------------|----------------------|------------------------|----------------------|----------------------|----------------------|----------------------|-----------------------|-----------------------|--------| | LVDS | 24 mA | High | _ | | 0.55 | 1.74 | 0.04 | 1.52 | _ | _ | _ | | | _ | _ | n<br>s | | LVPECL | 24 mA | High | _ | _ | 0.55 | 1.71 | 0.04 | 1.34 | _ | _ | _ | _ | _ | _ | _ | n<br>s | - **Note 1:** For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. - 2: Resistance is used to measure I/O propagation delays as defined in PCI specifications. See Figure 2-11 for connectivity. This resistor is not required during normal operation. TABLE 2-23: SUMMARY OF I/O TIMING CHARACTERISTICS—SOFTWARE DEFAULT SETTINGS – 1 SPEED GRADE, AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST CASE VCC = 1.425V WORST CASE VCCI = 3.0 V STANDARD PLUS I/O BANKS | I/O Standard | Drive Strength (mA) | Slew Rate | Capacitive Load (pF) | External Resistor | t <sub>DOUT</sub> (ns) | t <sub>DP</sub> (ns) | t <sub>DIN</sub> (ns) | t <sub>pY</sub> (ns) | t <sub>EOUT</sub> (ns) | (su) TZ <sub>1</sub> | (su) <sup>HZ</sup> 1 | (su) <sup>Z</sup> ¹ | (su) <sup>ZH</sup> 1 | (su) <sup>STZ</sup> į | t <sub>ZHS</sub> (ns) | Units | |-----------------------------|-----------------------|-----------|----------------------|-------------------|------------------------|----------------------|-----------------------|----------------------|------------------------|----------------------|----------------------|---------------------|----------------------|-----------------------|-----------------------|--------| | 3.3V LVTTL /<br>3.3V LVCMOS | 12 mA | High | 35 pF | - | 0.55 | 3.36 | 0.04 | 0.97 | 0.39 | 3.42 | 1.56 | 3.05 | 1.94 | 5.55 | 2.80 | n<br>s | | 2.5V LVCMOS | 12 mA | High | 35 pF | - | 0.55 | 3.05 | 0.04 | 1.23 | 0.39 | 3.11 | 2.99 | 1.56 | 1.69 | 5.23 | 5.11 | n<br>s | | 1.8V LVCMOS | 8 mA | High | 35 pF | - | 0.55 | 3.73 | 0.04 | 1.16 | 0.39 | 3.65 | 3.86 | 1.62 | 1.68 | 5.78 | 5.99 | n<br>s | | 1.5V LVCMOS | 4 mA | High | 35 pF | _ | 0.55 | 4.60 | 0.04 | 1.35 | 0.39 | 4.61 | 5.05 | 2.07 | 1.85 | 6.74 | 7.18 | n<br>s | | 3.3V PCI | Per PCI<br>spec | High | 10 pF | 25 <sup>2</sup> | 0.55 | 2.55 | 0.04 | 0.82 | 0.39 | 1.27 | 0.94 | 2.65 | 3.06 | 2.49 | 2.18 | n<br>s | | 3.3V PCI-X | Per PCI-<br>X<br>spec | High | 10 pF | 25 <sup>2</sup> | 0.55 | 2.55 | 0.04 | 0.79 | 0.39 | 1.27 | 0.94 | 2.65 | 3.06 | 2.49 | 2.18 | n<br>s | Note 1: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. 2: Resistance is used to measure I/O propagation delays as defined in PCI specifications. See Figure 2-11 for connectivity. This resistor is not required during normal operation. ## 2.3.5 DETAILED I/O DC CHARACTERISTICS **TABLE 2-24: INPUT CAPACITANCE** | Symbol | Definition | Conditions | Min. | Max. | Units | |--------------------|------------------------------------|----------------------|------|------|-------| | C <sub>IN</sub> | Input capacitance | VIN = 0, f = 1.0 MHz | | 8 | pF | | C <sub>INCLK</sub> | Input capacitance on the clock pin | VIN = 0, f = 1.0 MHz | | 8 | pF | TABLE 2-25: I/O OUTPUT BUFFER MAXIMUM RESISTANCES<sup>1</sup> APPLICABLE TO ADVANCED I/O BANKS | Standard | Drive Strength | R <sub>PULL-DOWN</sub> (Ω) <sup>2</sup> | R <sub>PULL-UP</sub> (Ω) <sup>3</sup> | |------------------------|-----------------------------|-----------------------------------------|---------------------------------------| | 3.3V LVTTL/3.3V LVCMOS | 2 mA | 100 | 300 | | | 4 mA | 100 | 300 | | | 6 mA | 50 | 150 | | | 8 mA | 50 | 150 | | | 12 mA | 25 | 75 | | | 16 mA | 17 | 50 | | | 24 mA | 11 | 33 | | 2.5V LVCMOS | 2 mA | 100 | 200 | | | 6 mA | 50 | 100 | | | 12 mA | 25 | 50 | | | 16 mA | 20 | 40 | | | 24 mA | 11 | 22 | | 1.8V LVCMOS | 2 mA | 200 | 225 | | | 4 mA | 100 | 112 | | | 6 mA | 50 | 56 | | | 8 mA | 50 | 56 | | | 12 mA | 20 | 22 | | | 16 mA | 20 | 22 | | 1.5V LVCMOS | 2 mA | 200 | 224 | | | 4 mA | 100 | 112 | | | 6 mA | 67 | 75 | | | 8 mA | 33 | 37 | | | 12 mA | 33 | 37 | | 3.3V PCI/PCI-X | Per PCI/PCI-X specification | 25 | 75 | Note 1: These maximum values are provided for informational reasons only. Minimum output buffer resistance values depend on V<sub>CCI</sub>, drive strength selection, temperature, and process. For board design considerations and detailed output buffer resistances, use the corresponding IBIS models located at <a href="https://www.microchip.com/en-us/products/fpgas-and-plds/fpgas/proasic-3-fpgas#ibis">https://www.microchip.com/en-us/products/fpgas-and-plds/fpgas/proasic-3-fpgas#ibis</a> <sup>2:</sup> R<sub>(PULL-DOWN-MAX)</sub> = (VOLspec) / I<sub>OLspec</sub> <sup>3:</sup> R<sub>(PULL-UP-MAX)</sub> = (VCCImax – VOHspec) / I<sub>OHspec</sub> TABLE 2-26: I/O OUTPUT BUFFER MAXIMUM RESISTANCES<sup>1</sup> APPLICABLE TO STANDARD PLUS I/O BANKS | Standard | Drive Strength | $R_{PULL-DOWN} (\Omega)^2$ | R <sub>PULL-UP</sub> (Ω) <sup>3</sup> | |------------------------|-----------------------------|----------------------------|---------------------------------------| | 3.3V LVTTL/3.3V LVCMOS | 2 mA | 100 | 300 | | | 4 mA | 100 | 300 | | | 6 mA | 50 | 150 | | | 8 mA | 50 | 150 | | | 12 mA | 25 | 75 | | | 16 mA | 25 | 75 | | 2.5V LVCMOS | 2 mA | 100 | 200 | | | 6 mA | 50 | 100 | | | 12 mA | 25 | 50 | | 1.8V LVCMOS | 2 mA | 200 | 225 | | | 4 mA | 100 | 112 | | | 6 mA | 50 | 56 | | | 8 mA | 50 | 56 | | 1.5V LVCMOS | 2 mA | 200 | 224 | | | 4 mA | 100 | 112 | | 3.3V PCI/PCI-X | Per PCI/PCI-X specification | 0 | 0 | Note 1: These maximum values are provided for informational reasons only. Minimum output buffer resistance values depend on VCCI, drive strength selection, temperature, and process. For board design considerations and detailed output buffer resistances, use the corresponding IBIS models located at <a href="https://www.microchip.com/en-us/products/fpgas-and-plds/fpgas/proasic-3-fpgas#ibis">https://www.microchip.com/en-us/products/fpgas-and-plds/fpgas/proasic-3-fpgas#ibis</a>. - 2: $R_{(PULL-DOWN-MAX)} = (VOLspec) / IOLspec$ - 3: R<sub>(PULL-UP-MAX)</sub> = (VCCImax VOHspec) / IOHspec TABLE 2-27: I/O WEAK PULL-UP/PULL-DOWN RESISTANCES—MINIMUM AND MAXIMUM WEAK PULL-UP/PULL-DOWN RESISTANCE VALUES | VCCI | R <sub>(WEAK</sub> | PULL-UP) $^{1}$ $\Omega$ ) | $R_{(WEAK\;PULL\text{-DOWN)}^2} \ (\Omega)$ | | | | |------|--------------------|----------------------------|---------------------------------------------|-------|--|--| | | Min. | Max. | Min. | Max. | | | | 3.3V | 10 k | 45 k | 10 k | 45 k | | | | 2.5V | 11 k | 55 k | 12 k | 74 k | | | | 1.8V | 18 k | 70 k | 17 k | 110 k | | | | 1.5V | 19 k | 90 k | 19 k | 140 k | | | Note 1: R<sub>(WEAK PULL-UP-MAX)</sub> = (VCCImax – VOHspec) / I<sub>(WEAK PULL-UP-MIN)</sub> 2: R<sub>(WEAK PULL-DOWN-MAX)</sub> = (VOLspec) / I<sub>(WEAK PULL-DOWN-MIN)</sub> TABLE 2-28: I/O SHORT CURRENTS IOSH/IOSL—APPLICABLE TO ADVANCED I/O BANKS | | Drive Strength | IOSL (mA)* | IOSH (mA)* | |-------------------------|-----------------------------|------------|------------| | 3.3V LVTTL/3.3V LVCMOS | 2 mA | 27 | 25 | | O.OV EVITEIO.OV EVOIMOO | 4 mA | 27 | 25 | | | 6 mA | 54 | 51 | | | 8 mA | 54 | 51 | | | 12 mA | 109 | 103 | | | 16 mA | 127 | 132 | | | 24 mA | 181 | 268 | | 3.3V LVCMOS | 2 mA | 27 | 25 | | | 4 mA | 27 | 25 | | | 6 mA | 54 | 51 | | | 8 mA | 54 | 51 | | | 12 mA | 109 | 103 | | | 16 mA | 127 | 132 | | | 24 mA | 181 | 268 | | 2.5V LVCMOS | 2 mA | 18 | 16 | | | 6 mA | 37 | 32 | | | 12 mA | 74 | 65 | | | 16 mA | 87 | 83 | | | 24 mA | 124 | 169 | | 1.8V LVCMOS | 2 mA | 11 | 9 | | | 4 mA | 22 | 17 | | | 6 mA | 44 | 35 | | | 8 mA | 51 | 45 | | | 12 mA | 74 | 91 | | | 16 mA | 74 | 91 | | 1.5V LVCMOS | 2 mA | 16 | 13 | | | 4 mA | 33 | 25 | | | 6 mA | 39 | 32 | | | 8 mA | 55 | 66 | | | 12 mA | 55 | 66 | | 3.3V PCI/PCI-X | Per PCI/PCI-X specification | 109 | 103 | Note: $T_J = 100 \,^{\circ}$ C TABLE 2-29: I/O SHORT CURRENTS IOSH/IOSL—APPLICABLE TO STANDARD PLUS I/O BANKS | | Drive Strength | I <sub>OSL</sub> (mA)* | I <sub>OSH</sub> (mA)* | |------------------------|----------------|------------------------|------------------------| | 3.3V LVTTL/3.3V LVCMOS | 2 mA | 27 | 25 | | | 4 mA | 27 | 25 | | | 6 mA | 54 | 51 | | | 8 mA | 54 | 51 | | | 12 mA | 109 | 103 | | | 16 mA | 109 | 103 | | 2.5V LVCMOS | 2 mA | 18 | 16 | | | 6 mA | 37 | 32 | | | 12 mA | 74 | 65 | TABLE 2-29: I/O SHORT CURRENTS IOSH/IOSL—APPLICABLE TO STANDARD PLUS I/O BANKS | | Drive Strength | I <sub>OSL</sub> (mA)* | I <sub>OSH</sub> (mA)* | |----------------|-----------------------------|------------------------|------------------------| | 1.8V LVCMOS | 2 mA | 11 | 9 | | | 4 mA | 22 | 17 | | | 6 mA | 44 | 35 | | | 8 mA | 44 | 35 | | 1.5V LVCMOS | 2 mA | 16 | 13 | | | 4 mA | 33 | 25 | | 3.3V PCI/PCI-X | Per PCI/PCI-X specification | 109 | 103 | Note: $T_J = 100 \,^{\circ}\text{C}$ The length of time an I/O can withstand $I_{OSH}/I_{OSL}$ events depends on the junction temperature. The reliability data below is based on a 3.3V, 12 mA I/O setting, which is the worst case for this type of analysis. For example, at 110 °C, the short current condition would have to be sustained for more than three months to cause a reliability concern. The I/O design does not contain any short circuit protection, but such protection would only be needed in extremely prolonged stress conditions. TABLE 2-30: DURATION OF SHORT CIRCUIT EVENT BEFORE FAILURE | Temperature | Time before Failure | |-------------|---------------------| | −40 °C | > 20 years | | 0 °C | > 20 years | | 25 °C | > 20 years | | 70 °C | 5 years | | 85 °C | 2 years | | 100 °C | 6 months | | 110 °C | 3 months | | 125 °C | 25 days | | 135° | 12 days | TABLE 2-31: I/O INPUT RISE TIME, FALL TIME, AND RELATED I/O RELIABILITY | Input Buffer | Input Rise/Fall Time<br>(min.) | Input Rise/Fall Time<br>(max.) | Reliability | |-------------------------------|--------------------------------|--------------------------------|-------------------| | LVTTL/LVCMOS | No requirement | 10 ns * | 20 years (110 °C) | | LVDS/B-LVDS/M-LVDS/<br>LVPECL | No requirement | 10 ns * | 10 years (100 °C) | Note: \*The maximum input rise/fall time is related to the noise induced into the input buffer trace. If the noise is low, the rise time and fall time of input buffers can be increased beyond the maximum value. The longer the rise/fall times, the more susceptible the input signal is to the board noise. Microchip recommends signal integrity evaluation/characterization of the system to ensure there is no excessive noise coupling into input signals. #### 2.3.6 SINGLE-ENDED I/O CHARACTERISTICS #### 2.3.6.1 3.3V LVTTL/3.3V LVCMOS Low-Voltage Transistor–Transistor Logic (LVTTL) is a general-purpose standard (EIA/JESD) for 3.3 V applications. It uses an LVTTL input buffer and push-pull output buffer. TABLE 2-32: MINIMUM AND MAXIMUM DC INPUT AND OUTPUT LEVELS—APPLICABLE TO ADVANCED I/O BANKS | 3.3V LVTTL /<br>3.3V LVCMOS | V | /IL | v | ΊΗ | VOL | VOH | I <sub>OL</sub> | I <sub>O</sub><br>н | I <sub>OSL</sub> | I <sub>OSH</sub> | I <sub>IL</sub> | I <sub>IH</sub> | |-----------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------------|---------------------|-------------------------|-------------------------|-----------------|-----------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | m<br>A | m<br>A | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μ <b>A</b> | μ <b>A</b> | | 2 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 2 | 2 | 27 | 25 | 10 | 10 | | 4 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 4 | 4 | 27 | 25 | 10 | 10 | | 6 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 6 | 6 | 54 | 51 | 10 | 10 | | 8 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 8 | 8 | 54 | 51 | 10 | 10 | | 12 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 12 | 12 | 109 | 103 | 10 | 10 | | 16 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 16 | 16 | 127 | 132 | 10 | 10 | | 24 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 24 | 24 | 181 | 268 | 10 | 10 | - Note 1: Currents are measured at high temperature (100 °C junction temperature) and maximum voltage. - 2: Currents are measured at 125 °C junction temperature. - 3: Software default selection highlighted in gray. TABLE 2-33: MINIMUM AND MAXIMUM DC INPUT AND OUTPUT LEVELS—APPLICABLE TO STANDARD PLUS I/O BANKS | 3.3V LVTTL /<br>3.3V LVCMOS | V | 'IL | v | ΊΗ | VOL | VOH | I <sub>OL</sub> | lo<br>н | I <sub>OSL</sub> | I <sub>OSH</sub> | ΙL | Η | |-----------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------------|---------|-------------------------|-------------------------|------------|------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | m<br>A | m<br>A | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μ <b>Α</b> | μ <b>Α</b> | | 2 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 2 | 2 | 27 | 25 | 10 | 10 | | 4 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 4 | 4 | 27 | 25 | 10 | 10 | | 6 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 6 | 6 | 54 | 51 | 10 | 10 | | 8 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 8 | 8 | 54 | 51 | 10 | 10 | | 12 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 12 | 12 | 109 | 103 | 10 | 10 | | 16 mA | -0.3 | 8.0 | 2 | 3.6 | 0.4 | 2.4 | 16 | 16 | 109 | 103 | 10 | 10 | - Note 1: Currents are measured at high temperature (100 °C junction temperature) and maximum voltage. - 2: Currents are measured at 125 °C junction temperature. - 3: Software default selection highlighted in gray. # FIGURE 2-7: AC LOADING Test Point $$R = 1 \text{ k}$$ Datapath $35 \text{ pF}$ $$R = 1 \text{ k}$$ Test Point $R = 1 \text{ k}$ Test Point $R = 1 \text{ k}$ Enable Path $R = 1 \text{ k}$ $$R = 1 \text{ k}$$ =$$ TABLE 2-34: AC WAVEFORMS, MEASURING POINTS, AND CAPACITIVE LOADS | Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|------------------------| | 0 | 3.3 | 1.4 | 35 | **Note:** \*Measuring point = $V_{trip.}$ See Table 2-18 for a complete table of trip points. 2.3.6.2 Timing Characteristics TABLE 2-35: 3.3V LVTTL/3.3V LVCMOS HIGH SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J = 135$ °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 3.0V APPLICABLE TO ADVANCED I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 4 mA | STD | 0.64 | 8.56 | 0.05 | 1.14 | 0.46 | 8.72 | 7.37 | 1.46 | 1.42 | 11.22 | 9.866 | ns | | | -1 | 0.55 | 7.28 | 0.04 | 0.97 | 0.39 | 7.42 | 6.27 | 1.46 | 1.42 | 9.54 | 8.393 | ns | | 6 mA | STD | 0.64 | 5.49 | 0.05 | 1.14 | 0.46 | 5.59 | 4.55 | 1.65 | 1.74 | 8.09 | 7.05 | ns | | | -1 | 0.55 | 4.67 | 0.04 | 0.97 | 0.39 | 4.75 | 3.87 | 1.65 | 1.74 | 6.88 | 5.997 | ns | | 8 mA | STD | 0.64 | 5.49 | 0.05 | 1.14 | 0.46 | 5.59 | 4.55 | 1.65 | 1.74 | 8.09 | 7.05 | ns | | | -1 | 0.55 | 4.67 | 0.04 | 0.97 | 0.39 | 4.75 | 3.87 | 1.65 | 1.74 | 6.88 | 5.997 | ns | | 12 mA | STD | 0.64 | 3.95 | 0.05 | 1.14 | 0.46 | 4.02 | 1.56 | 3.59 | 1.94 | 6.52 | 2.795 | ns | | | -1 | 0.55 | 3.36 | 0.04 | 0.97 | 0.39 | 3.42 | 1.56 | 3.05 | 1.94 | 5.55 | 2.797 | ns | | 16 mA | STD | 0.64 | 3.73 | 0.05 | 1.14 | 0.46 | 1.84 | 1.42 | 3.65 | 4.11 | 3.05 | 2.651 | ns | | | -1 | 0.55 | 3.17 | 0.04 | 0.97 | 0.39 | 1.84 | 1.42 | 3.10 | 3.50 | 3.05 | 2.653 | ns | | 24 mA | STD | 0.64 | 3.44 | 0.05 | 1.14 | 0.46 | 1.70 | 1.17 | 3.72 | 4.54 | 2.91 | 2.405 | ns | | | -1 | 0.55 | 2.92 | 0.04 | 0.97 | 0.39 | 1.70 | 1.17 | 3.16 | 3.86 | 2.91 | 2.407 | ns | **Note 1:** Software default selection highlighted in gray. 2: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-36: 3.3V LVTTL/3.3V LVCMOS LOW SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 3.0V APPLICABLE TO ADVANCED I/O BANKS | | | VAITOL | | | | | | | | | | | | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | | 4 mA | STD | 0.64 | 11.47 | 0.05 | 1.14 | 0.46 | 11.68 | 9.95 | 1.46 | 1.33 | 14.18 | 12.449 | ns | | | -1 | 0.55 | 9.75 | 0.04 | 0.97 | 0.39 | 9.94 | 8.46 | 1.46 | 1.33 | 12.06 | 10.59 | ns | | 6 mA | STD | 0.64 | 8.13 | 0.05 | 1.14 | 0.46 | 8.28 | 7.03 | 1.65 | 1.65 | 10.79 | 9.526 | ns | | | -1 | 0.55 | 6.92 | 0.04 | 0.97 | 0.39 | 7.05 | 5.98 | 1.65 | 1.65 | 9.17 | 8.103 | ns | | 8 mA | STD | 0.64 | 8.13 | 0.05 | 1.14 | 0.46 | 8.28 | 7.03 | 1.65 | 1.65 | 10.79 | 9.526 | ns | | | -1 | 0.55 | 6.92 | 0.04 | 0.97 | 0.39 | 7.05 | 5.98 | 1.65 | 1.65 | 9.17 | 8.103 | ns | | 12 mA | STD | 0.64 | 6.24 | 0.05 | 1.14 | 0.46 | 6.36 | 5.45 | 1.77 | 1.85 | 8.86 | 7.946 | ns | | | -1 | 0.55 | 5.31 | 0.04 | 0.97 | 0.39 | 5.41 | 4.63 | 1.77 | 1.85 | 7.53 | 6.76 | ns | | 16 mA | STD | 0.64 | 5.82 | 0.05 | 1.14 | 0.46 | 5.93 | 5.10 | 1.80 | 1.90 | 8.43 | 7.604 | ns | | | -1 | 0.55 | 4.95 | 0.04 | 0.97 | 0.39 | 5.04 | 4.34 | 1.80 | 1.90 | 7.17 | 6.468 | ns | | 24 mA | STD | 0.64 | 5.42 | 0.05 | 1.14 | 0.46 | 5.52 | 5.08 | 1.83 | 2.10 | 8.02 | 7.581 | ns | | | -1 | 0.55 | 4.61 | 0.04 | 0.97 | 0.39 | 4.70 | 4.32 | 1.83 | 2.11 | 6.82 | 6.449 | ns | TABLE 2-37: 3.3V LVTTL/3.3V LVCMOS HIGH SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J = 135$ °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 3.0V APPLICABLE TO STANDARD PLUS I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 4 mA | STD | 0.64 | 8.06 | 0.05 | 1.12 | 0.46 | 8.20 | 7.03 | 1.26 | 1.27 | 8.20 | 7.027 | ns | | | -1 | 0.55 | 6.85 | 0.04 | .095 | 0.39 | 6.98 | 5.98 | 1.26 | 1.27 | 6.98 | 5.978 | ns | | 6 mA | STD | 0.64 | 5.03 | 0.05 | 1.12 | 0.46 | 5.13 | 4.27 | 1.42 | 1.56 | 5.13 | 4.267 | ns | | | -1 | 0.55 | 4.28 | 0.04 | 0.95 | 0.39 | 4.36 | 3.63 | 1.42 | 1.56 | 4.36 | 3.63 | ns | | 8 mA | STD | 0.64 | 5.03 | 0.05 | 1.12 | 0.46 | 5.13 | 4.27 | 1.42 | 1.56 | 5.13 | 4.267 | ns | | | -1 | 0.55 | 4.28 | 0.04 | 0.95 | 0.39 | 4.36 | 3.63 | 1.42 | 1.56 | 4.36 | 3.63 | ns | | 12 mA | STD | 0.64 | 3.53 | 0.05 | 1.12 | 0.46 | 1.74 | 1.43 | 3.12 | 3.60 | 1.74 | 1.427 | ns | | | -1 | 0.55 | 3.01 | 0.04 | 0.95 | 0.39 | 1.74 | 1.43 | 2.65 | 3.06 | 1.74 | 1.428 | ns | | 16 mA | STD | 0.64 | 3.53 | 0.05 | 1.12 | 0.46 | 1.74 | 1.43 | 3.12 | 3.60 | 1.74 | 1.427 | ns | | | -1 | 0.55 | 3.01 | 0.04 | 0.95 | 0.39 | 1.74 | 1.43 | 2.65 | 3.06 | 1.74 | 1.428 | ns | 2: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-38: 3.3V LVTTL/3.3V LVCMOS LOW SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 3.0V APPLICABLE TO STANDARD PLUS I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 4 mA | STD | 0.64 | 10.82 | 0.05 | 1.12 | 0.46 | 11.02 | 9.42 | 1.26 | 1.20 | 11.02 | 9.419 | ns | | | -1 | 0.55 | 9.21 | 0.04 | 0.95 | 0.39 | 9.38 | 8.01 | 1.26 | 1.20 | 9.38 | 8.012 | ns | | 6 mA | STD | 0.64 | 7.49 | 0.05 | 1.12 | 0.46 | 7.63 | 6.58 | 1.43 | 1.48 | 7.63 | 6.58 | ns | | | -1 | 0.55 | 6.37 | 0.04 | 0.95 | 0.39 | 6.49 | 5.60 | 1.43 | 1.49 | 6.49 | 5.598 | ns | | 8 mA | STD | 0.64 | 7.49 | 0.05 | 1.12 | 0.46 | 7.63 | 6.58 | 1.43 | 1.48 | 7.63 | 6.58 | ns | | | -1 | 0.55 | 6.37 | 0.04 | 0.95 | 0.39 | 6.49 | 5.60 | 1.43 | 1.49 | 6.49 | 5.598 | ns | | 12 mA | STD | 0.64 | 5.64 | 0.05 | 1.12 | 0.46 | 5.75 | 5.04 | 1.54 | 1.67 | 5.75 | 5.042 | ns | | | -1 | 0.55 | 4.80 | 0.04 | 0.95 | 0.39 | 4.89 | 4.29 | 1.54 | 1.67 | 4.89 | 4.289 | ns | | 16 mA | STD | 0.64 | 5.64 | 0.05 | 1.12 | 0.46 | 5.75 | 5.04 | 1.54 | 1.67 | 5.75 | 5.042 | ns | | | -1 | 0.55 | 4.80 | 0.04 | 0.95 | 0.39 | 4.89 | 4.29 | 1.54 | 1.67 | 4.89 | 4.289 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-39: 3.3V LVTTL/3.3V LVCMOS HIGH SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J = 115$ °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 3.0V APPLICABLE TO ADVANCED I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 4 mA | STD | 0.63 | 8.28 | 0.05 | 1.10 | 0.45 | 8.44 | 7.13 | 1.42 | 1.37 | 10.85 | 9.55 | ns | | | -1 | 0.53 | 7.05 | 0.04 | 0.94 | 0.38 | 7.18 | 6.06 | 1.42 | 1.37 | 9.23 | 8.12 | ns | | 6 mA | STD | 0.63 | 5.31 | 0.05 | 1.10 | 0.45 | 5.41 | 4.40 | 1.60 | 1.68 | 7.83 | 6.82 | ns | | | -1 | 0.53 | 4.52 | 0.04 | 0.94 | 0.38 | 4.60 | 3.74 | 1.60 | 1.68 | 6.66 | 5.80 | ns | Note 1: Software default selection highlighted in gray. TABLE 2-39: 3.3V LVTTL/3.3V LVCMOS HIGH SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J = 115$ °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 3.0V APPLICABLE TO ADVANCED I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 8 mA | STD | 0.63 | 5.31 | 0.05 | 1.10 | 0.45 | 5.41 | 4.40 | 1.60 | 1.68 | 7.83 | 6.82 | ns | | | -1 | 0.53 | 4.52 | 0.04 | 0.94 | 0.38 | 4.60 | 3.74 | 1.60 | 1.68 | 6.66 | 5.80 | ns | | 12 mA | STD | 0.63 | 3.82 | 0.05 | 1.10 | 0.45 | 3.89 | 1.51 | 3.47 | 1.88 | 6.31 | 2.70 | ns | | | -1 | 0.53 | 3.25 | 0.04 | 0.94 | 0.38 | 3.31 | 1.51 | 2.96 | 1.88 | 5.37 | 2.71 | ns | | 16 mA | STD | 0.63 | 3.60 | 0.05 | 1.10 | 0.45 | 1.78 | 1.37 | 3.53 | 3.98 | 2.95 | 2.57 | ns | | | -1 | 0.53 | 3.07 | 0.04 | 0.94 | 0.38 | 1.78 | 1.37 | 3.00 | 3.38 | 2.95 | 2.57 | ns | | 24 mA | STD | 0.63 | 3.33 | 0.05 | 1.10 | 0.45 | 1.64 | 1.13 | 3.60 | 4.39 | 2.81 | 2.33 | ns | | | -1 | 0.53 | 2.83 | 0.04 | 0.94 | 0.38 | 1.64 | 1.13 | 3.06 | 3.74 | 2.82 | 2.33 | ns | 2: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-40: 3.3V LVTTL/3.3V LVCMOS LOW SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 3.0V APPLICABLE TO ADVANCED I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 4 mA | STD | 0.63 | 11.09 | 0.05 | 1.10 | 0.45 | 11.30 | 9.63 | 1.41 | 1.29 | 13.72 | 12.04 | ns | | | -1 | 0.53 | 9.44 | 0.04 | 0.94 | 0.38 | 9.61 | 8.19 | 1.41 | 1.29 | 11.67 | 10.25 | ns | | 6 mA | STD | 0.63 | 7.87 | 0.05 | 1.10 | 0.45 | 8.02 | 6.80 | 1.59 | 1.59 | 10.43 | 9.22 | ns | | | -1 | 0.53 | 6.69 | 0.04 | 0.94 | 0.38 | 6.82 | 5.78 | 1.59 | 1.60 | 8.88 | 7.84 | ns | | 8 mA | STD | 0.63 | 7.87 | 0.05 | 1.10 | 0.45 | 8.02 | 6.80 | 1.59 | 1.59 | 10.43 | 9.22 | ns | | | -1 | 0.53 | 6.69 | 0.04 | 0.94 | 0.38 | 6.82 | 5.78 | 1.59 | 1.60 | 8.88 | 7.84 | ns | | 12 mA | STD | 0.63 | 6.04 | 0.05 | 1.10 | 0.45 | 6.15 | 5.27 | 1.71 | 1.79 | 8.57 | 7.69 | ns | | | -1 | 0.53 | 5.14 | 0.04 | 0.94 | 0.38 | 5.23 | 4.48 | 1.71 | 1.79 | 7.29 | 6.54 | ns | | 16 mA | STD | 0.63 | 5.63 | 0.05 | 1.10 | 0.45 | 5.74 | 4.94 | 1.74 | 1.84 | 8.16 | 7.36 | ns | | | -1 | 0.53 | 4.79 | 0.04 | 0.94 | 0.38 | 4.88 | 4.20 | 1.74 | 1.84 | 6.94 | 6.26 | ns | | 24 mA | STD | 0.63 | 5.25 | 0.05 | 1.10 | 0.45 | 5.34 | 4.92 | 1.77 | 2.04 | 7.76 | 7.34 | ns | | | -1 | 0.53 | 4.46 | 0.04 | 0.94 | 0.38 | 4.55 | 4.18 | 1.77 | 2.04 | 6.60 | 6.24 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-41: 3.3V LVTTL/3.3V LVCMOS HIGH SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J = 115$ °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 3.0V APPLICABLE TO STANDARD PLUS I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 4 mA | STD | 0.63 | 7.79 | 0.05 | 1.08 | 0.45 | 7.94 | 6.80 | 1.22 | 1.23 | 7.94 | 6.80 | ns | | | -1 | 0.55 | 6.85 | 0.04 | 0.95 | 0.39 | 6.98 | 5.98 | 1.26 | 1.27 | 6.98 | 5.98 | ns | | 6 mA | STD | 0.63 | 4.87 | 0.05 | 1.08 | 0.45 | 4.96 | 4.13 | 1.38 | 1.51 | 4.96 | 4.13 | ns | | | -1 | 0.55 | 4.28 | 0.04 | 0.95 | 0.39 | 4.36 | 3.63 | 1.42 | 1.56 | 4.36 | 3.63 | ns | **Note 1:** Software default selection highlighted in gray. TABLE 2-41: 3.3V LVTTL/3.3V LVCMOS HIGH SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J = 115$ °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 3.0V APPLICABLE TO STANDARD PLUS I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 8 mA | STD | 0.63 | 4.87 | 0.05 | 1.08 | 0.45 | 4.96 | 4.13 | 1.38 | 1.51 | 4.96 | 4.13 | ns | | | -1 | 0.55 | 4.28 | 0.04 | 0.95 | 0.39 | 4.36 | 3.63 | 1.42 | 1.56 | 4.36 | 3.63 | ns | | 12 mA | STD | 0.63 | 3.42 | 0.05 | 1.08 | 0.45 | 1.69 | 1.38 | 3.02 | 3.48 | 1.69 | 1.38 | ns | | | -1 | 0.55 | 3.01 | 0.04 | 0.95 | 0.39 | 1.74 | 1.43 | 2.65 | 3.06 | 1.74 | 1.43 | ns | | 16 mA | STD | 0.63 | 3.42 | 0.05 | 1.08 | 0.45 | 1.69 | 1.38 | 3.02 | 3.48 | 1.69 | 1.38 | ns | | | -1 | 0.55 | 3.01 | 0.04 | 0.95 | 0.39 | 1.74 | 1.43 | 2.65 | 3.06 | 1.74 | 1.43 | ns | 2: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-42: 3.3V LVTTL/3.3V LVCMOS LOW SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 3.0V APPLICABLE TO STANDARD PLUS I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 4 mA | STD | 0.63 | 10.47 | 0.05 | 1.08 | 0.45 | 10.66 | 9.11 | 1.22 | 1.16 | 10.66 | 9.11 | ns | | | -1 | 0.55 | 9.21 | 0.04 | 0.95 | 0.39 | 9.38 | 8.01 | 1.26 | 1.20 | 9.38 | 8.01 | ns | | 6 mA | STD | 0.63 | 7.25 | 0.05 | 1.08 | 0.45 | 7.38 | 6.37 | 1.38 | 1.44 | 7.38 | 6.37 | ns | | | -1 | 0.55 | 6.37 | 0.04 | 0.95 | 0.39 | 6.49 | 5.60 | 1.43 | 1.49 | 6.49 | 5.60 | ns | | 8 mA | STD | 0.63 | 7.25 | 0.05 | 1.08 | 0.45 | 7.38 | 6.37 | 1.38 | 1.44 | 7.38 | 6.37 | ns | | | -1 | 0.55 | 6.37 | 0.04 | 0.95 | 0.39 | 6.49 | 5.60 | 1.43 | 1.49 | 6.49 | 5.60 | ns | | 12 mA | STD | 0.63 | 5.46 | 0.05 | 1.08 | 0.45 | 5.56 | 4.88 | 1.49 | 1.61 | 5.56 | 4.88 | ns | | | -1 | 0.55 | 4.80 | 0.04 | 0.95 | 0.39 | 4.89 | 4.29 | 1.54 | 1.67 | 4.89 | 4.29 | ns | | 16 mA | STD | 0.63 | 5.46 | 0.05 | 1.08 | 0.45 | 5.56 | 4.88 | 1.49 | 1.61 | 5.56 | 4.88 | ns | | | -1 | 0.55 | 4.80 | 0.04 | 0.95 | 0.39 | 4.89 | 4.29 | 1.54 | 1.67 | 4.89 | 4.29 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. ### 2.3.6.3 2.5V LVCMOS Low-Voltage CMOS for 2.5V is an extension of the LVCMOS standard (JESD8-5) used for general-purpose 2.5V applications. TABLE 2-43: MINIMUM AND MAXIMUM DC INPUT AND OUTPUT LEVELS—APPLICABLE TO ADVANCED I/O BANKS | 2.5V<br>LVCMOS | V | 'IL | V | IH | V <sub>OL</sub> | VOH | I <sub>OL</sub> | I <sub>OH</sub> | I <sub>OSL</sub> | I <sub>OSH</sub> | I <sub>IL</sub> | I <sub>IH</sub> | |-------------------|-----------|-----------|-----------|-----------|-----------------|-----------|-----------------|-----------------|-------------------------|-------------------------|-----------------|-----------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μA <sup>2</sup> | μA <sup>2</sup> | | 2 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 2 | 2 | 18 | 16 | 10 | 10 | | 6 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 6 | 6 | 37 | 32 | 10 | 10 | | 12 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 12 | 12 | 74 | 65 | 10 | 10 | TABLE 2-43: MINIMUM AND MAXIMUM DC INPUT AND OUTPUT LEVELS—APPLICABLE TO ADVANCED I/O BANKS | 2.5V<br>LVCMOS | V | 'IL | V | ΊΗ | V <sub>OL</sub> | VOH | I <sub>OL</sub> | Іон | I <sub>OSL</sub> | I <sub>OSH</sub> | I <sub>IL</sub> | I <sub>IH</sub> | |-------------------|-----------|-----------|-----------|-----------|-----------------|-----------|-----------------|-----|-------------------------|-------------------------|-----------------|-----------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μA <sup>2</sup> | μA <sup>2</sup> | | 16 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 16 | 16 | 87 | 83 | 10 | 10 | | 24 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 24 | 24 | 124 | 169 | 10 | 10 | - Note 1: Currents are measured at high temperature (100 °C junction temperature) and maximum voltage. - 2: Currents are measured at 125 °C junction temperature. - 3: Software default selection highlighted in gray. TABLE 2-44: MINIMUM AND MAXIMUM DC INPUT AND OUTPUT LEVELS—APPLICABLE TO STANDARD PLUS I/O BANKS | 2.5V<br>LVCMOS | ٧ | 'IL | V | IH . | V <sub>OL</sub> | VOH | I <sub>OL</sub> | I <sub>OH</sub> | I <sub>OSL</sub> | I <sub>OSH</sub> | I <sub>IL</sub> | I <sub>IH</sub> | |-------------------|-----------|-----------|-----------|-----------|-----------------|-----------|-----------------|-----------------|-----------------------|-----------------------|-----------------|-----------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | m<br>A | m<br>A | Max., mA <sup>1</sup> | Max., mA <sup>1</sup> | μ <b>Α</b><br>2 | μ <b>Α</b> | | 2 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 2 | 2 | 18 | 16 | 10 | 10 | | 6 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 6 | 6 | 37 | 32 | 10 | 10 | | 12 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 12 | 12 | 74 | 65 | 10 | 10 | - Note 1: Currents are measured at high temperature (100 °C junction temperature) and maximum voltage. - 2: Currents are measured at 125 °C junction temperature. - **3:** Software default selection highlighted in gray. ## FIGURE 2-8: AC LOADING TABLE 2-45: AC WAVEFORMS, MEASURING POINTS, AND CAPACITIVE LOADS | Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|------------------------| | 0 | 2.5 | 1.2 | 35 | **Note:** \*Measuring point = $V_{trip.}$ See Table 2-18 for a complete table of trip points. ### 2.3.6.3.1 Timing Characteristics TABLE 2-46: 2.5V LVCMOS HIGH SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO ADVANCED I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.64 | 9.69 | 0.05 | 1.45 | 0.46 | 8.76 | 9.69 | 1.48 | 1.25 | 11.26 | 12.187 | ns | | | -1 | 0.55 | 8.24 | 0.04 | 1.23 | 0.39 | 7.45 | 8.24 | 1.48 | 1.25 | 9.58 | 10.367 | ns | | 6 mA | STD | 0.64 | 5.78 | 0.05 | 1.45 | 0.46 | 5.63 | 5.78 | 1.68 | 1.62 | 8.13 | 8.277 | ns | | | -1 | 0.55 | 4.91 | 0.04 | 1.23 | 0.39 | 4.79 | 4.91 | 1.69 | 1.63 | 6.92 | 7.04 | ns | | 12 mA | STD | 0.64 | 3.98 | 0.05 | 1.45 | 0.46 | 4.05 | 3.84 | 1.82 | 1.86 | 6.55 | 6.338 | ns | | | -1 | 0.55 | 3.39 | 0.04 | 1.23 | 0.39 | 3.45 | 3.27 | 1.83 | 1.86 | 5.58 | 5.392 | ns | | 16 mA | STD | 0.64 | 3.75 | 0.05 | 1.45 | 0.46 | 1.85 | 1.69 | 3.76 | 3.97 | 3.06 | 2.926 | ns | | | -1 | 0.55 | 3.19 | 0.04 | 1.23 | 0.39 | 1.85 | 1.69 | 3.20 | 3.38 | 3.06 | 2.929 | ns | | 24 mA | STD | 0.64 | 3.45 | 0.05 | 1.45 | 0.46 | 1.70 | 1.35 | 3.84 | 4.47 | 2.92 | 2.585 | ns | | | -1 | 0.55 | 2.94 | 0.04 | 1.23 | 0.39 | 1.71 | 1.35 | 3.27 | 3.80 | 2.92 | 2.586 | ns | Note 1: Software default selection highlighted in gray. 2: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-47: 2.5V LVCMOS LOW SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO ADVANCED I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.64 | 12.12 | 0.05 | 1.45 | 0.46 | 12.54 | 12.74 | 1.48 | 1.19 | 15.04 | 15.243 | ns | | | -1 | 0.55 | 10.31 | 0.04 | 1.23 | 0.39 | 10.67 | 10.84 | 1.48 | 1.20 | 12.80 | 12.966 | ns | | 6 mA | STD | 0.64 | 8.24 | 0.05 | 1.45 | 0.46 | 9.07 | 8.74 | 1.68 | 1.57 | 11.57 | 11.237 | ns | | | -1 | 0.55 | 7.01 | 0.04 | 1.23 | 0.39 | 7.71 | 7.43 | 1.69 | 1.57 | 9.84 | 9.559 | ns | | 12 mA | STD | 0.64 | 6.91 | 0.05 | 1.45 | 0.46 | 7.04 | 6.62 | 1.82 | 1.80 | 9.54 | 9.117 | ns | | | -1 | 0.55 | 5.88 | 0.04 | 1.23 | 0.39 | 5.99 | 5.63 | 1.83 | 1.80 | 8.11 | 7.756 | ns | | 16 mA | STD | 0.64 | 6.44 | 0.05 | 1.45 | 0.46 | 6.56 | 6.18 | 1.86 | 1.86 | 9.06 | 8.678 | ns | | | -1 | 0.55 | 5.48 | 0.04 | 1.23 | 0.39 | 5.58 | 5.26 | 1.86 | 1.86 | 7.71 | 7.382 | ns | | 24 mA | STD | 0.64 | 6.16 | 0.05 | 1.45 | 0.46 | 6.15 | 6.16 | 1.90 | 2.10 | 8.65 | 8.657 | ns | | | -1 | 0.55 | 5.24 | 0.04 | 1.23 | 0.39 | 5.23 | 5.24 | 1.90 | 2.10 | 7.36 | 7.364 | ns | TABLE 2-48: 2.5V LVCMOS HIGH SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO STANDARD PLUS I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.64 | 9.26 | 0.05 | 1.45 | 0.46 | 8.28 | 9.26 | 1.24 | 1.12 | 10.78 | 11.756 | ns | | | -1 | 0.55 | 7.87 | 0.04 | 1.23 | 0.39 | 7.05 | 7.87 | 1.24 | 1.13 | 9.17 | 10 | ns | | 6 mA | STD | 0.64 | 5.43 | 0.05 | 1.45 | 0.46 | 5.19 | 5.43 | 1.43 | 1.47 | 7.69 | 7.926 | ns | | | -1 | 0.55 | 4.62 | 0.04 | 1.23 | 0.39 | 4.42 | 4.62 | 1.43 | 1.47 | 6.55 | 6.743 | ns | | 12 mA | STD | 0.64 | 3.59 | 0.05 | 1.45 | 0.46 | 3.65 | 3.51 | 1.56 | 1.69 | 6.15 | 6.012 | ns | | | -1 | 0.55 | 3.05 | 0.04 | 1.23 | 0.39 | 3.11 | 2.99 | 1.56 | 1.69 | 5.23 | 5.114 | ns | 2: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-49: 2.5V LVCMOS LOW SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO STANDARD PLUS I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.64 | 12.12 | 0.05 | 1.45 | 0.46 | 11.89 | 12.12 | 1.25 | 1.08 | 14.39 | 14.622 | ns | | | -1 | 0.55 | 10.31 | 0.04 | 1.23 | 0.39 | 10.12 | 10.31 | 1.25 | 1.08 | 12.24 | 12.438 | ns | | 6 mA | STD | 0.64 | 8.24 | 0.05 | 1.45 | 0.46 | 8.39 | 8.23 | 1.43 | 1.42 | 10.89 | 10.73 | ns | | | -1 | 0.55 | 7.01 | 0.04 | 1.23 | 0.39 | 7.14 | 7.00 | 1.43 | 1.42 | 9.26 | 9.128 | ns | | 12 mA | STD | 0.64 | 6.30 | 0.05 | 1.45 | 0.46 | 6.41 | 6.16 | 1.56 | 1.63 | 8.91 | 8.656 | ns | | | -1 | 0.55 | 5.35 | 0.04 | 1.23 | 0.39 | 5.45 | 5.24 | 1.56 | 1.63 | 7.58 | 7.364 | ns | **Note:** For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-50: 2.5V LVCMOS HIGH SLEW —AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO ADVANCED I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.63 | 9.37 | 0.05 | 1.40 | 0.45 | 8.47 | 9.37 | 1.43 | 1.21 | 10.89 | 11.79 | ns | | | -1 | 0.53 | 7.97 | 0.04 | 1.19 | 0.38 | 7.21 | 7.97 | 1.43 | 1.21 | 9.27 | 10.03 | ns | | 6 mA | STD | 0.63 | 5.59 | 0.05 | 1.40 | 0.45 | 5.45 | 5.59 | 1.63 | 1.57 | 7.87 | 8.01 | ns | | | -1 | 0.53 | 4.75 | 0.04 | 1.19 | 0.38 | 4.63 | 4.75 | 1.63 | 1.57 | 6.69 | 6.81 | ns | | 12 mA | STD | 0.63 | 3.85 | 0.05 | 1.40 | 0.45 | 3.92 | 3.71 | 1.77 | 1.80 | 6.34 | 6.13 | ns | | | -1 | 0.53 | 3.28 | 0.04 | 1.19 | 0.38 | 3.34 | 3.16 | 1.77 | 1.80 | 5.39 | 5.22 | ns | | 16 mA | STD | 0.63 | 3.63 | 0.05 | 1.40 | 0.45 | 1.79 | 1.64 | 3.64 | 3.84 | 2.96 | 2.83 | ns | | | -1 | 0.53 | 3.08 | 0.04 | 1.19 | 0.38 | 1.79 | 1.64 | 3.09 | 3.27 | 2.96 | 2.83 | ns | | 24 mA | STD | 0.63 | 3.34 | 0.05 | 1.40 | 0.45 | 1.65 | 1.31 | 3.72 | 4.32 | 2.82 | 2.50 | ns | | | -1 | 0.53 | 2.84 | 0.04 | 1.19 | 0.38 | 1.65 | 1.31 | 3.16 | 3.68 | 2.82 | 2.50 | ns | Note 1: Software default selection highlighted in gray. TABLE 2-51: 2.5V LVCMOS LOW SLEW —AUTOMOTIVE-CASE CONDITIONS: TJ = 115 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO ADVANCED I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.63 | 11.73 | 0.05 | 1.40 | 0.45 | 12.14 | 12.33 | 1.43 | 1.16 | 14.55 | 14.75 | ns | | | -1 | 0.53 | 9.98 | 0.04 | 1.19 | 0.38 | 10.32 | 10.49 | 1.43 | 1.16 | 12.38 | 12.55 | ns | | 6 mA | STD | 0.63 | 7.97 | 0.05 | 1.40 | 0.45 | 8.77 | 8.45 | 1.63 | 1.51 | 11.19 | 10.87 | ns | | | -1 | 0.53 | 6.78 | 0.04 | 1.19 | 0.38 | 7.46 | 7.19 | 1.63 | 1.52 | 9.52 | 9.25 | ns | | 12 mA | STD | 0.63 | 6.68 | 0.05 | 1.40 | 0.45 | 6.81 | 6.40 | 1.77 | 1.74 | 9.23 | 8.82 | ns | | | -1 | 0.53 | 5.69 | 0.04 | 1.19 | 0.38 | 5.79 | 5.45 | 1.77 | 1.74 | 7.85 | 7.50 | ns | | 16 mA | STD | 0.63 | 6.24 | 0.05 | 1.40 | 0.45 | 6.35 | 5.98 | 1.80 | 1.80 | 8.77 | 8.40 | ns | | | -1 | 0.53 | 5.30 | 0.04 | 1.19 | 0.38 | 5.40 | 5.08 | 1.80 | 1.80 | 7.46 | 7.14 | ns | | 24 mA | STD | 0.63 | 5.96 | 0.05 | 1.40 | 0.45 | 5.95 | 5.96 | 1.84 | 2.03 | 8.37 | 8.38 | ns | | | -1 | 0.53 | 5.07 | 0.04 | 1.19 | 0.38 | 5.06 | 5.07 | 1.84 | 2.03 | 7.12 | 7.12 | ns | TABLE 2-52: 2.5V LVCMOS HIGH SLEW—AUTOMOTIVE-CASE CONDITIONS: TJ = 115 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO STANDARD PLUS I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.63 | 8.95 | 0.05 | 1.40 | 0.45 | 8.01 | 8.95 | 1.20 | 1.09 | 10.43 | 11.37 | ns | | | -1 | 0.53 | 7.62 | 0.04 | 1.19 | 0.38 | 6.82 | 7.62 | 1.20 | 1.09 | 8.87 | 9.68 | ns | | 6 mA | STD | 0.63 | 5.25 | 0.05 | 1.40 | 0.45 | 5.03 | 5.25 | 1.38 | 1.42 | 7.44 | 7.67 | ns | | | -1 | 0.53 | 4.47 | 0.04 | 1.19 | 0.38 | 4.27 | 4.47 | 1.38 | 1.42 | 6.33 | 6.52 | ns | | 12 mA | STD | 0.63 | 3.47 | 0.05 | 1.40 | 0.45 | 3.53 | 3.40 | 1.51 | 1.63 | 5.95 | 5.82 | ns | | | -1 | 0.53 | 2.95 | 0.04 | 1.19 | 0.38 | 3.01 | 2.89 | 1.51 | 1.63 | 5.06 | 4.95 | ns | Note 1: Software default selection highlighted in gray. **2:** For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-53: 2.5V LVCMOS LOW SLEW —AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO STANDARD PLUS I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.63 | 11.73 | 0.05 | 1.40 | 0.45 | 11.51 | 11.73 | 1.21 | 1.04 | 13.93 | 14.15 | ns | | | -1 | 0.53 | 9.98 | 0.04 | 1.19 | 0.38 | 9.79 | 9.98 | 1.21 | 1.04 | 11.85 | 12.03 | ns | | 6 mA | STD | 0.63 | 7.97 | 0.05 | 1.40 | 0.45 | 8.12 | 7.96 | 1.38 | 1.37 | 10.54 | 10.38 | ns | | | -1 | 0.53 | 6.78 | 0.04 | 1.19 | 0.38 | 6.91 | 6.77 | 1.39 | 1.37 | 8.96 | 8.83 | ns | | 12 mA | STD | 0.63 | 6.09 | 0.05 | 1.40 | 0.45 | 6.20 | 5.96 | 1.51 | 1.58 | 8.62 | 8.38 | ns | | | -1 | 0.53 | 5.18 | 0.04 | 1.19 | 0.38 | 5.28 | 5.07 | 1.51 | 1.58 | 7.33 | 7.12 | ns | ### 2.3.6.4 1.8V LVCMOS Low-voltage CMOS for 1.8V is an extension of the LVCMOS standard (JESD8-5) used for general-purpose 1.8V applications. It uses a 1.8V input buffer and a push-pull output buffer. TABLE 2-54: MINIMUM AND MAXIMUM DC INPUT AND OUTPUT LEVELS—APPLICABLE TO ADVANCED I/O BANKS | 1.8V<br>LVCMO<br>S | | VIL | VIH | | VOL | VOH | I <sub>O</sub> | I <sub>O</sub><br>н | I <sub>OSL</sub> | I <sub>OSH</sub> | Ι <sub>ΙL</sub> | I <sub>IН</sub> | |-----------------------|-----------|----------------|-------------------------|-----------|-----------|----------------|----------------|---------------------|-------------------------|-------------------------|-----------------|-----------------| | Drive<br>Strengt<br>h | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | m<br>A | m<br>A | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μ <b>A</b> | μ <b>Α</b> | | 2 mA | -0.3 | 0.35 *<br>VCCI | 0.65 *<br>VCCI | 3.6 | 0.45 | VCCI –<br>0.45 | 2 | 2 | 11 | 9 | 10 | 10 | | 4 mA | -0.3 | 0.35 *<br>VCCI | 0.65 *<br>VCCI | 3.6 | 0.45 | VCCI –<br>0.45 | 4 | 4 | 22 | 17 | 10 | 10 | | 6 mA | -0.3 | 0.35 *<br>VCCI | 0.65 * V <sub>CCI</sub> | 3.6 | 0.45 | VCCI –<br>0.45 | 6 | 6 | 44 | 35 | 10 | 10 | | 8 mA | -0.3 | 0.35 *<br>VCCI | 0.65 *<br>VCCI | 3.6 | 0.45 | VCCI –<br>0.45 | 8 | 8 | 51 | 45 | 10 | 10 | | 12 mA | -0.3 | 0.35 *<br>VCCI | 0.65 *<br>VCCI | 3.6 | 0.45 | VCCI –<br>0.45 | 12 | 12 | 74 | 91 | 10 | 10 | | 16 mA | -0.3 | 0.35 *<br>VCCI | 0.65 *<br>VCCI | 3.6 | 0.45 | VCCI –<br>0.45 | 16 | 16 | 74 | 91 | 10 | 10 | - Note 1: Currents are measured at high temperature (100 °C junction temperature) and maximum voltage. - 2: Currents are measured at 125 °C junction temperature. - 3: Software default selection highlighted in gray. TABLE 2-55: MINIMUM AND MAXIMUM DC INPUT AND OUTPUT LEVELS—APPLICABLE TO STANDARD PLUS I/O I/O BANKS | 1.8V<br>LVCMO<br>S | | VIL | VIH | | VOL | VOH | l <sub>o</sub> | _0 н | I <sub>OSL</sub> | I <sub>OSH</sub> | Ι <sub>ΙL</sub> | I <sub>IН</sub> | |-----------------------|-----------|----------------|----------------|-----------|-----------|----------------|----------------|--------|-------------------------|-------------------------|-----------------|-----------------| | Drive<br>Strengt<br>h | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | m<br>A | m<br>A | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μ <b>Α</b> | μ <b>Α</b> | | 2 mA | -0.3 | 0.35 *<br>VCCI | 0.65 *<br>VCCI | 3.6 | 0.45 | VCCI –<br>0.45 | 2 | 2 | 11 | 9 | 10 | 10 | | 4 mA | -0.3 | 0.35 *<br>VCCI | 0.65 *<br>VCCI | 3.6 | 0.45 | VCCI –<br>0.45 | 4 | 4 | 22 | 17 | 10 | 10 | | 6 mA | -0.3 | 0.35 *<br>VCCI | 0.65 *<br>VCCI | 3.6 | 0.45 | VCCI –<br>0.45 | 6 | 6 | 44 | 35 | 10 | 10 | | 8 mA | -0.3 | 0.35 *<br>VCCI | 0.65 *<br>VCCI | 3.6 | 0.45 | VCCI –<br>0.45 | 8 | 8 | 44 | 35 | 10 | 10 | - Note 1: Currents are measured at high temperature (100 °C junction temperature) and maximum voltage. - 2: Currents are measured at 125 °C junction temperature. - **3:** Software default selection highlighted in gray. #### FIGURE 2-9: AC LOADING TABLE 2-56: AC WAVEFORMS, MEASURING POINTS, AND CAPACITIVE LOADS | Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|------------------------| | 0 | 1.8 | 0.9 | 35 | **Note:** \*Measuring point = $V_{trip.}$ See Table 2-18 for a complete table of trip points. 2.3.6.4.1 Timing Characteristics TABLE 2-57: 1.8V LVCMOS HIGH SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO ADVANCED I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.64 | 13.26 | 0.05 | 1.36 | 0.46 | 10.22 | 13.26 | 1.53 | 0.90 | 12.72 | 15.764 | ns | | | -1 | 0.55 | 11.28 | 0.04 | 1.16 | 0.39 | 8.69 | 11.28 | 1.53 | 0.90 | 10.82 | 13.41 | ns | | 4 mA | STD | 0.64 | 7.73 | 0.05 | 1.36 | 0.46 | 6.55 | 7.73 | 1.78 | 1.54 | 9.05 | 10.232 | ns | | | -1 | 0.55 | 6.58 | 0.04 | 1.16 | 0.39 | 5.58 | 6.58 | 1.78 | 1.54 | 7.70 | 8.704 | ns | | 6 mA | STD | 0.64 | 4.97 | 0.05 | 1.36 | 0.46 | 4.67 | 4.97 | 1.95 | 1.83 | 7.17 | 7.472 | ns | | | -1 | 0.55 | 4.23 | 0.04 | 1.16 | 0.39 | 3.98 | 4.23 | 1.95 | 1.83 | 6.10 | 6.356 | ns | | 8 mA | STD | 0.64 | 4.39 | 0.05 | 1.36 | 0.46 | 4.39 | 4.39 | 1.99 | 1.91 | 6.89 | 6.888 | ns | | | -1 | 0.55 | 3.73 | 0.04 | 1.16 | 0.39 | 3.74 | 3.73 | 1.99 | 1.91 | 5.86 | 5.859 | ns | | 12 mA | STD | 0.64 | 3.95 | 0.05 | 1.36 | 0.46 | 1.95 | 1.68 | 4.14 | 4.56 | 3.16 | 2.915 | ns | | | -1 | 0.55 | 3.36 | 0.04 | 1.16 | 0.39 | 1.95 | 1.68 | 3.52 | 3.88 | 3.16 | 2.918 | ns | | 16 mA | STD | 0.64 | 3.95 | 0.05 | 1.36 | 0.46 | 1.95 | 1.68 | 4.14 | 4.56 | 3.16 | 2.915 | ns | | | -1 | 0.55 | 3.36 | 0.04 | 1.16 | 0.39 | 1.95 | 1.68 | 3.52 | 3.88 | 3.16 | 2.918 | ns | **Note 1:** Software default selection highlighted in gray. 2: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-58: 1.8V LVCMOS LOW SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO ADVANCED I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.64 | 17.36 | 0.05 | 1.45 | 0.46 | 15.78 | 17.36 | 1.53 | 0.87 | 18.28 | 19.864 | ns | | | -1 | 0.55 | 14.77 | 0.04 | 1.23 | 0.39 | 13.42 | 14.77 | 1.54 | 0.87 | 15.55 | 16.897 | ns | | 4 mA | STD | 0.64 | 11.71 | 0.05 | 1.45 | 0.46 | 11.64 | 11.71 | 1.78 | 1.48 | 14.14 | 14.214 | ns | | | -1 | 0.55 | 9.96 | 0.04 | 1.23 | 0.39 | 9.90 | 9.96 | 1.78 | 1.48 | 12.03 | 12.091 | ns | TABLE 2-58: 1.8V LVCMOS LOW SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO ADVANCED I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 6 mA | STD | 0.64 | 9.00 | 0.05 | 1.45 | 0.46 | 9.17 | 8.77 | 1.95 | 1.77 | 11.67 | 11.267 | ns | | | -1 | 0.55 | 7.66 | 0.04 | 1.23 | 0.39 | 7.80 | 7.46 | 1.95 | 1.77 | 9.92 | 9.585 | ns | | 8 mA | STD | 0.64 | 8.39 | 0.05 | 1.45 | 0.46 | 8.54 | 8.16 | 1.99 | 1.85 | 11.04 | 10.66 | ns | | | -1 | 0.55 | 7.14 | 0.04 | 1.23 | 0.39 | 7.27 | 6.94 | 1.99 | 1.85 | 9.40 | 9.068 | ns | | 12 mA | STD | 0.64 | 8.15 | 0.05 | 1.45 | 0.46 | 8.09 | 8.15 | 2.05 | 2.14 | 10.59 | 10.654 | ns | | | -1 | 0.55 | 6.94 | 0.04 | 1.23 | 0.39 | 6.88 | 6.94 | 2.05 | 2.14 | 9.01 | 9.063 | ns | | 16 mA | STD | 0.64 | 8.15 | 0.05 | 1.45 | 0.46 | 8.09 | 8.15 | 2.05 | 2.14 | 10.59 | 10.654 | ns | | | -1 | 0.55 | 6.94 | 0.04 | 1.23 | 0.39 | 6.88 | 6.94 | 2.05 | 2.14 | 9.01 | 9.063 | ns | TABLE 2-59: 1.8V LVCMOS HIGH SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO STANDARD PLUS I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.64 | 13.26 | 0.05 | 1.36 | 0.46 | 9.75 | 12.67 | 1.24 | 0.82 | 12.26 | 15.17 | ns | | | -1 | 0.55 | 11.28 | 0.04 | 1.16 | 0.39 | 8.30 | 10.78 | 1.24 | 0.83 | 10.43 | 12.905 | ns | | 4 mA | STD | 0.64 | 7.73 | 0.05 | 1.36 | 0.46 | 6.13 | 7.25 | 1.46 | 1.41 | 8.63 | 9.749 | ns | | | -1 | 0.55 | 6.58 | 0.04 | 1.16 | 0.39 | 5.21 | 6.17 | 1.46 | 1.41 | 7.34 | 8.293 | ns | | 6 mA | STD | 0.64 | 4.97 | 0.05 | 1.36 | 0.46 | 4.29 | 4.54 | 1.62 | 1.68 | 6.79 | 7.039 | ns | | | -1 | 0.55 | 4.23 | 0.04 | 1.16 | 0.39 | 3.65 | 3.86 | 1.62 | 1.68 | 5.78 | 5.987 | ns | | 8 mA | STD | 0.64 | 4.39 | 0.05 | 1.36 | 0.46 | 4.29 | 4.54 | 1.62 | 1.68 | 6.79 | 7.039 | ns | | | -1 | 0.55 | 3.73 | 0.04 | 1.16 | 0.39 | 3.65 | 3.86 | 1.62 | 1.68 | 5.78 | 5.987 | ns | Note 1: Software default selection highlighted in gray. 2: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-60: 1.8V LVCMOS LOW SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO STANDARD PLUS I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.64 | 17.36 | 0.05 | 1.45 | 0.46 | 15.09 | 16.55 | 1.24 | 0.79 | 17.59 | 19.052 | ns | | | -1 | 0.55 | 14.77 | 0.04 | 1.23 | 0.39 | 12.84 | 14.08 | 1.24 | 0.79 | 14.96 | 16.207 | ns | | 4 mA | STD | 0.64 | 11.71 | 0.05 | 1.45 | 0.46 | 10.88 | 11.07 | 1.47 | 1.35 | 13.38 | 13.567 | ns | | | -1 | 0.55 | 9.96 | 0.04 | 1.23 | 0.39 | 9.26 | 9.41 | 1.47 | 1.35 | 11.38 | 11.541 | ns | | 6 mA | STD | 0.64 | 9.00 | 0.05 | 1.45 | 0.46 | 8.47 | 8.18 | 1.62 | 1.62 | 10.97 | 10.685 | ns | | | -1 | 0.55 | 7.66 | 0.04 | 1.23 | 0.39 | 7.21 | 6.96 | 1.62 | 1.62 | 9.33 | 9.089 | ns | | 8 mA | STD | 0.64 | 8.39 | 0.05 | 1.45 | 0.46 | 8.47 | 8.18 | 1.62 | 1.62 | 10.97 | 10.685 | ns | | | -1 | 0.55 | 7.14 | 0.04 | 1.23 | 0.39 | 7.21 | 6.96 | 1.62 | 1.62 | 9.33 | 9.089 | ns | TABLE 2-61: 1.8V LVCMOS HIGH SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO ADVANCED I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.63 | 12.83 | 0.05 | 1.32 | 0.45 | 9.88 | 12.83 | 1.48 | 0.87 | 12.30 | 15.25 | ns | | | -1 | 0.53 | 10.92 | 0.04 | 1.12 | 0.38 | 8.41 | 10.92 | 1.48 | 0.87 | 10.46 | 12.97 | ns | | 4 mA | STD | 0.63 | 7.48 | 0.05 | 1.32 | 0.45 | 6.34 | 7.48 | 1.72 | 1.49 | 8.76 | 9.90 | ns | | | -1 | 0.53 | 6.36 | 0.04 | 1.12 | 0.38 | 5.39 | 6.36 | 1.72 | 1.49 | 7.45 | 8.42 | ns | | 6 mA | STD | 0.63 | 4.81 | 0.05 | 1.32 | 0.45 | 4.52 | 4.81 | 1.89 | 1.77 | 6.94 | 7.23 | ns | | | -1 | 0.53 | 4.09 | 0.04 | 1.12 | 0.38 | 3.85 | 4.09 | 1.89 | 1.77 | 5.90 | 6.15 | ns | | 8 mA | STD | 0.63 | 4.25 | 0.05 | 1.32 | 0.45 | 4.25 | 4.25 | 1.92 | 1.85 | 6.67 | 6.66 | ns | | | -1 | 0.53 | 3.61 | 0.04 | 1.12 | 0.38 | 3.61 | 3.61 | 1.93 | 1.85 | 5.67 | 5.67 | ns | | 12 mA | STD | 0.63 | 3.82 | 0.05 | 1.32 | 0.45 | 1.89 | 1.63 | 4.00 | 4.41 | 3.06 | 2.82 | ns | | | -1 | 0.53 | 3.25 | 0.04 | 1.12 | 0.38 | 1.89 | 1.63 | 3.41 | 3.75 | 3.06 | 2.82 | ns | | 16 mA | STD | 0.63 | 3.82 | 0.05 | 1.32 | 0.45 | 1.89 | 1.63 | 4.00 | 4.41 | 3.06 | 2.82 | ns | | | -1 | 0.53 | 3.25 | 0.04 | 1.12 | 0.38 | 1.89 | 1.63 | 3.41 | 3.75 | 3.06 | 2.82 | ns | 2: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-62: 1.8V LVCMOS LOW SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO ADVANCED I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.63 | 16.80 | 0.05 | 1.40 | 0.45 | 15.27 | 16.80 | 1.48 | 0.84 | 17.69 | 19.22 | ns | | | -1 | 0.53 | 14.29 | 0.04 | 1.19 | 0.38 | 12.99 | 14.29 | 1.49 | 0.84 | 15.05 | 16.35 | ns | | 4 mA | STD | 0.63 | 11.33 | 0.05 | 1.40 | 0.45 | 11.26 | 11.33 | 1.73 | 1.43 | 13.68 | 13.75 | ns | | | -1 | 0.53 | 9.64 | 0.04 | 1.19 | 0.38 | 9.58 | 9.64 | 1.73 | 1.43 | 11.64 | 11.70 | ns | | 6 mA | STD | 0.63 | 8.71 | 0.05 | 1.40 | 0.45 | 8.87 | 8.48 | 1.89 | 1.72 | 11.29 | 10.90 | ns | | | -1 | 0.53 | 7.41 | 0.04 | 1.19 | 0.38 | 7.54 | 7.22 | 1.89 | 1.72 | 9.60 | 9.27 | ns | | 8 mA | STD | 0.63 | 8.12 | 0.05 | 1.40 | 0.45 | 8.27 | 7.89 | 1.93 | 1.79 | 10.69 | 10.31 | ns | | | -1 | 0.53 | 6.90 | 0.04 | 1.19 | 0.38 | 7.03 | 6.72 | 1.93 | 1.79 | 9.09 | 8.77 | ns | | 12 mA | STD | 0.63 | 7.89 | 0.05 | 1.40 | 0.45 | 7.83 | 7.89 | 1.98 | 2.07 | 10.25 | 10.31 | ns | | | -1 | 0.53 | 6.71 | 0.04 | 1.19 | 0.38 | 6.66 | 6.71 | 1.98 | 2.07 | 8.72 | 8.77 | ns | | 16 mA | STD | 0.63 | 7.89 | 0.05 | 1.40 | 0.45 | 7.83 | 7.89 | 1.98 | 2.07 | 10.25 | 10.31 | ns | | | -1 | 0.53 | 6.71 | 0.04 | 1.19 | 0.38 | 6.66 | 6.71 | 1.98 | 2.07 | 8.72 | 8.77 | ns | TABLE 2-63: 1.8V LVCMOS HIGH SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO STANDARD PLUS I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.63 | 12.83 | 0.05 | 1.32 | 0.45 | 9.44 | 12.26 | 1.20 | 0.80 | 11.86 | 14.68 | ns | | | -1 | 0.53 | 10.92 | 0.04 | 1.12 | 0.38 | 8.03 | 10.43 | 1.20 | 0.80 | 10.09 | 12.49 | ns | | 4 mA | STD | 0.63 | 7.48 | 0.05 | 1.32 | 0.45 | 5.93 | 7.01 | 1.41 | 1.36 | 8.35 | 9.43 | ns | | | -1 | 0.53 | 6.36 | 0.04 | 1.12 | 0.38 | 5.04 | 5.97 | 1.42 | 1.37 | 7.10 | 8.02 | ns | | 6 mA | STD | 0.63 | 4.81 | 0.05 | 1.32 | 0.45 | 4.15 | 4.39 | 1.57 | 1.63 | 6.57 | 6.81 | ns | | | -1 | 0.53 | 4.09 | 0.04 | 1.12 | 0.38 | 3.53 | 3.74 | 1.57 | 1.63 | 5.59 | 5.79 | ns | | 8 mA | STD | 0.63 | 4.25 | 0.05 | 1.32 | 0.45 | 4.15 | 4.39 | 1.57 | 1.63 | 6.57 | 6.81 | ns | | | -1 | 0.53 | 3.61 | 0.04 | 1.12 | 0.38 | 3.53 | 3.74 | 1.57 | 1.63 | 5.59 | 5.79 | ns | 2: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-64: 1.8V LVCMOS LOW SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO STANDARD PLUS I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.63 | 16.80 | 0.05 | 1.40 | 0.45 | 14.60 | 16.01 | 1.20 | 0.77 | 17.02 | 18.43 | ns | | | -1 | 0.53 | 14.29 | 0.04 | 1.19 | 0.38 | 12.42 | 13.62 | 1.20 | 0.77 | 14.48 | 15.68 | ns | | 4 mA | STD | 0.63 | 11.33 | 0.05 | 1.40 | 0.45 | 10.53 | 10.71 | 1.42 | 1.31 | 12.95 | 13.13 | ns | | | -1 | 0.53 | 9.64 | 0.04 | 1.19 | 0.38 | 8.96 | 9.11 | 1.42 | 1.31 | 11.01 | 11.17 | ns | | 6 mA | STD | 0.63 | 8.71 | 0.05 | 1.40 | 0.45 | 8.19 | 7.92 | 1.57 | 1.57 | 10.61 | 10.34 | ns | | | -1 | 0.53 | 7.41 | 0.04 | 1.19 | 0.38 | 6.97 | 6.74 | 1.57 | 1.57 | 9.03 | 8.79 | ns | | 8 mA | STD | 0.63 | 8.12 | 0.05 | 1.40 | 0.45 | 8.19 | 7.92 | 1.57 | 1.57 | 10.61 | 10.34 | ns | | | -1 | 0.53 | 6.90 | 0.04 | 1.19 | 0.38 | 6.97 | 6.74 | 1.57 | 1.57 | 9.03 | 8.79 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. # 2.3.6.5 1.5V LVCMOS (JESD8-11) Low-Voltage CMOS for 1.5V is an extension of the LVCMOS standard (JESD8-5) used for general-purpose 1.5V applications. It uses a 1.5V input buffer and a push-pull output buffer. TABLE 2-65: MINIMUM AND MAXIMUM DC INPUT AND OUTPUT —APPLICABLE TO ADVANCED I/O BANKS | 1.5V<br>LVCMOS | | VIL | VII | 1 | VOL | VOH | l <sub>O</sub> | l <sub>O</sub> | I <sub>OSL</sub> | I <sub>OSH</sub> | I <sub>IL</sub> | I <sub>IH</sub> | |-------------------|-----------|----------------|------------------------|-----------|----------------|----------------|----------------|----------------|-------------------------|-------------------------|-----------------|-----------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | m<br>A | m<br>A | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μ <b>Α</b> | μ <b>Α</b> | | 2 mA | -0.3 | 0.30 *<br>VCCI | 0.7 *<br>VCCI | 3.6 | 0.25 *<br>VCCI | 0.75 *<br>VCCI | 2 | 2 | 16 | 13 | 10 | 10 | | 4 mA | -0.3 | 0.30 *<br>VCCI | 0.7 * V <sub>CCI</sub> | 3.6 | 0.25 *<br>VCCI | 0.75 *<br>VCCI | 4 | 4 | 33 | 25 | 10 | 10 | | 6 mA | -0.3 | 0.30 *<br>VCCI | 0.7 *<br>VCCI | 3.6 | 0.25 *<br>VCCI | 0.75 *<br>VCCI | 6 | 6 | 39 | 32 | 10 | 10 | TABLE 2-65: MINIMUM AND MAXIMUM DC INPUT AND OUTPUT —APPLICABLE TO ADVANCED I/O BANKS | 1.5V<br>LVCMOS | | VIL | VII | 1 | VOL | VOH | l <sub>o</sub><br>L | l <sub>O</sub><br>н | I <sub>OSL</sub> | I <sub>OSH</sub> | I <sub>IL</sub> | I <sub>IH</sub> | |-------------------|-----------|----------------|---------------|-----------|----------------|-------------------------|---------------------|---------------------|-------------------------|-------------------------|-----------------|-----------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | m<br>A | m<br>A | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μ <b>Α</b> | μ <b>A</b> | | 8 mA | -0.3 | 0.30 *<br>VCCI | 0.7 *<br>VCCI | 3.6 | 0.25 *<br>VCCI | 0.75 *<br>VCCI | 8 | 8 | 55 | 66 | 10 | 10 | | 12 mA | -0.3 | 0.30 *<br>VCCI | 0.7 *<br>VCCI | 3.6 | 0.25 *<br>VCCI | 0.75 * V <sub>CCI</sub> | 12 | 12 | 55 | 66 | 10 | 10 | Note 1: Currents are measured at high temperature (100 °C junction temperature) and maximum voltage. 2: Currents are measured at 125 °C junction temperature. 3: Software default selection highlighted in gray. TABLE 2-66: MINIMUM AND MAXIMUM DC INPUT AND OUTPUT LEVELS—APPLICABLE TO STANDARD PLUS I/O BANKS | 1.5V<br>LVCMOS | | VIL | VIH | | VOL | VOH | I <sub>O</sub> | I <sub>O</sub><br>н | I <sub>OSL</sub> | I <sub>OSH</sub> | I <sub>IL</sub> | I <sub>IH</sub> | |-------------------|-----------|-------------|------------|-----------|-------------|-------------|----------------|---------------------|-------------------------|-------------------------|-----------------|-----------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | m<br>A | m<br>A | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μ <b>Α</b> | μ <b>Α</b> | | 2 mA | -0.3 | 0.30 * VCCI | 0.7 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 2 | 2 | 0 | 0 | 10 | 10 | | 4 mA | -0.3 | 0.30 * VCCI | 0.7 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 4 | 4 | 0 | 0 | 10 | 10 | Note 1: Currents are measured at high temperature (100 °C junction temperature) and maximum voltage. 2: Currents are measured at 125 °C junction temperature. 3: Software default selection highlighted in gray. FIGURE 2-10: AC LOADING TABLE 2-67: AC WAVEFORMS, MEASURING POINTS, AND CAPACITIVE LOADS | Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|------------------------| | 0 | 1.5 | 0.75 | 35 | **Note:** \*Measuring point = V<sub>trip.</sub> See Table 2-18 for a complete table of trip points. ### 2.3.6.5.1 Timing Characteristics TABLE 2-68: 1.5V LVCMOS HIGH SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO ADVANCED I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.64 | 9.35 | 0.05 | 1.61 | 0.46 | 7.63 | 9.35 | 1.87 | 1.50 | 10.13 | 11.851 | ns | | | -1 | 0.55 | 7.95 | 0.04 | 1.37 | 0.39 | 6.49 | 7.95 | 1.87 | 1.50 | 8.62 | 10.081 | ns | | 4 mA | STD | 0.64 | 5.94 | 0.05 | 1.61 | 0.46 | 5.42 | 5.94 | 2.07 | 1.84 | 7.92 | 8.442 | ns | | | -1 | 0.55 | 5.05 | 0.04 | 1.37 | 0.39 | 4.61 | 5.05 | 2.07 | 1.85 | 6.74 | 7.181 | ns | | 6 mA | STD | 0.64 | 5.22 | 0.05 | 1.61 | 0.46 | 5.09 | 5.22 | 2.11 | 1.93 | 7.59 | 7.718 | ns | | | -1 | 0.55 | 4.44 | 0.04 | 1.37 | 0.39 | 4.33 | 4.44 | 2.11 | 1.93 | 6.45 | 6.566 | ns | | 8 mA | STD | 0.64 | 4.56 | 0.05 | 1.61 | 0.46 | 2.25 | 1.98 | 4.41 | 4.70 | 3.46 | 3.211 | ns | | | -1 | 0.55 | 3.88 | 0.04 | 1.37 | 0.39 | 2.25 | 1.98 | 3.75 | 4.00 | 3.46 | 3.213 | ns | | 12 mA | STD | 0.64 | 4.56 | 0.05 | 1.61 | 0.46 | 2.25 | 1.98 | 4.41 | 4.70 | 3.46 | 3.211 | ns | | | -1 | 0.55 | 3.88 | 0.04 | 1.37 | 0.39 | 2.25 | 1.98 | 3.75 | 4.00 | 3.46 | 3.213 | ns | Note 1: Software default selection highlighted in gray. 2: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-69: 1.5V LVCMOS LOW SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO ADVANCED I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.64 | 14.29 | 0.05 | 1.45 | 0.46 | 14.32 | 14.29 | 1.88 | 1.43 | 16.82 | 16.794 | ns | | | -1 | 0.55 | 12.16 | 0.04 | 1.23 | 0.39 | 12.18 | 12.16 | 1.88 | 1.43 | 14.31 | 14.286 | ns | | 4 mA | STD | 0.64 | 11.19 | 0.05 | 1.45 | 0.46 | 11.40 | 10.67 | 2.07 | 1.77 | 13.90 | 13.175 | ns | | | -1 | 0.55 | 9.52 | 0.04 | 1.23 | 0.39 | 9.70 | 9.08 | 2.07 | 1.77 | 11.82 | 11.207 | ns | | 6 mA | STD | 0.64 | 10.44 | 0.05 | 1.45 | 0.46 | 10.63 | 9.94 | 2.12 | 1.86 | 13.13 | 12.442 | ns | | | -1 | 0.55 | 8.88 | 0.04 | 1.23 | 0.39 | 9.04 | 8.46 | 2.12 | 1.86 | 11.17 | 10.584 | ns | | 8 mA | STD | 0.64 | 9.96 | 0.05 | 1.45 | 0.46 | 10.15 | 9.94 | 2.18 | 2.19 | 12.65 | 12.445 | ns | | | -1 | 0.55 | 8.47 | 0.04 | 1.23 | 0.39 | 8.63 | 8.46 | 2.19 | 2.20 | 10.76 | 10.586 | ns | | 12 mA | STD | 0.64 | 9.96 | 0.05 | 1.45 | 0.46 | 10.15 | 9.94 | 2.18 | 2.19 | 12.65 | 12.445 | ns | | | -1 | 0.55 | 8.47 | 0.04 | 1.23 | 0.39 | 8.63 | 8.46 | 2.19 | 2.20 | 10.76 | 10.586 | ns | TABLE 2-70: 1.5V LVCMOS HIGH SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO STANDARD PLUS I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zhs</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.64 | 8.76 | 0.05 | 1.59 | 0.46 | 7.63 | 9.35 | 1.87 | 1.50 | 10.13 | 11.851 | ns | | | -1 | 0.55 | 7.45 | 0.04 | 1.35 | 0.39 | 6.49 | 7.95 | 1.87 | 1.50 | 8.62 | 10.081 | ns | | 4 mA | STD | 0.64 | 5.41 | 0.05 | 1.59 | 0.46 | 5.42 | 5.94 | 2.07 | 1.84 | 7.92 | 8.442 | ns | | | -1 | 0.55 | 4.60 | 0.04 | 1.35 | 0.39 | 4.61 | 5.05 | 2.07 | 1.85 | 6.74 | 7.181 | ns | 2: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-71: 1.5V LVCMOS LOW SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO STANDARD PLUS I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.64 | 13.51 | 0.05 | 1.45 | 0.46 | 14.32 | 14.29 | 1.88 | 1.43 | 16.82 | 16.794 | ns | | | -1 | 0.55 | 11.49 | 0.04 | 1.23 | 0.39 | 12.18 | 12.16 | 1.88 | 1.43 | 14.31 | 14.286 | ns | | 4 mA | STD | 0.64 | 10.38 | 0.05 | 1.45 | 0.46 | 11.40 | 10.67 | 2.07 | 1.77 | 13.90 | 13.175 | ns | | | -1 | 0.55 | 8.83 | 0.04 | 1.23 | 0.39 | 9.70 | 9.08 | 2.07 | 1.77 | 11.82 | 11.207 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-72: 1.5V LVCMOS HIGH SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO ADVANCED I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.63 | 9.05 | 0.05 | 1.56 | 0.45 | 7.38 | 9.05 | 1.81 | 1.45 | 9.80 | 11.47 | ns | | | -1 | 0.53 | 7.70 | 0.04 | 1.32 | 0.38 | 6.28 | 7.70 | 1.81 | 1.45 | 8.34 | 9.75 | ns | | 4 mA | STD | 0.63 | 5.75 | 0.05 | 1.56 | 0.45 | 5.25 | 5.75 | 2.00 | 1.78 | 7.67 | 8.17 | ns | | | -1 | 0.53 | 4.89 | 0.04 | 1.32 | 0.38 | 4.46 | 4.89 | 2.00 | 1.78 | 6.52 | 6.95 | ns | | 6 mA | STD | 0.63 | 5.05 | 0.05 | 1.56 | 0.45 | 4.92 | 5.05 | 2.04 | 1.87 | 7.34 | 7.47 | ns | | | -1 | 0.53 | 4.29 | 0.04 | 1.32 | 0.38 | 4.19 | 4.29 | 2.04 | 1.87 | 6.24 | 6.35 | ns | | 8 mA | STD | 0.63 | 4.41 | 0.05 | 1.56 | 0.45 | 2.18 | 1.91 | 4.27 | 4.55 | 3.35 | 3.11 | ns | | | -1 | 0.53 | 3.75 | 0.04 | 1.32 | 0.38 | 2.18 | 1.91 | 3.63 | 3.87 | 3.35 | 3.11 | ns | | 12 mA | STD | 0.63 | 4.41 | 0.05 | 1.56 | 0.45 | 2.18 | 1.91 | 4.27 | 4.55 | 3.35 | 3.11 | ns | | | -1 | 0.53 | 3.75 | 0.04 | 1.32 | 0.38 | 2.18 | 1.91 | 3.63 | 3.87 | 3.35 | 3.11 | ns | Note 1: Software default selection highlighted in gray. TABLE 2-73: 1.5V LVCMOS LOW SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO ADVANCED I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.63 | 13.83 | 0.05 | 1.40 | 0.45 | 13.86 | 13.83 | 1.82 | 1.39 | 16.28 | 16.25 | ns | | | -1 | 0.53 | 11.76 | 0.04 | 1.19 | 0.38 | 11.79 | 11.76 | 1.82 | 1.39 | 13.85 | 13.82 | ns | | 4 mA | STD | 0.63 | 10.83 | 0.05 | 1.40 | 0.45 | 11.03 | 10.33 | 2.00 | 1.71 | 13.45 | 12.75 | ns | | | -1 | 0.53 | 9.21 | 0.04 | 1.19 | 0.38 | 9.38 | 8.79 | 2.01 | 1.72 | 11.44 | 10.84 | ns | | 6 mA | STD | 0.63 | 10.10 | 0.05 | 1.40 | 0.45 | 10.28 | 9.62 | 2.05 | 1.80 | 12.70 | 12.04 | ns | | | -1 | 0.53 | 8.59 | 0.04 | 1.19 | 0.38 | 8.75 | 8.18 | 2.05 | 1.80 | 10.81 | 10.24 | ns | | 8 mA | STD | 0.63 | 9.64 | 0.05 | 1.40 | 0.45 | 9.82 | 9.62 | 2.11 | 2.12 | 12.23 | 12.04 | ns | | | -1 | 0.53 | 8.20 | 0.04 | 1.19 | 0.38 | 8.35 | 8.18 | 2.11 | 2.12 | 10.41 | 10.24 | ns | | 12 mA | STD | 0.63 | 9.64 | 0.05 | 1.40 | 0.45 | 9.82 | 9.62 | 2.11 | 2.12 | 12.23 | 12.04 | ns | | | -1 | 0.53 | 8.20 | 0.04 | 1.19 | 0.38 | 8.35 | 8.18 | 2.11 | 2.12 | 10.41 | 10.24 | ns | TABLE 2-74: 1.5V LVCMOS HIGH SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO STANDARD PLUS I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.63 | 8.47 | 0.05 | 1.54 | 0.45 | 7.38 | 9.05 | 1.81 | 1.45 | 9.80 | 11.47 | ns | | | -1 | 0.53 | 7.21 | 0.04 | 1.31 | 0.38 | 6.28 | 7.70 | 1.81 | 1.45 | 8.34 | 9.75 | ns | | 4 mA | STD | 0.63 | 5.24 | 0.05 | 1.54 | 0.45 | 5.25 | 5.75 | 2.00 | 1.78 | 7.67 | 8.17 | ns | | | -1 | 0.53 | 4.45 | 0.04 | 1.31 | 0.38 | 4.46 | 4.89 | 2.00 | 1.78 | 6.52 | 6.95 | ns | Note 1: Software default selection highlighted in gray. 2: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-75: 1.5V LVCMOS LOW SLEW—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V APPLICABLE TO STANDARD PLUS I/O BANKS | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.63 | 13.07 | 0.05 | 1.40 | 0.45 | 13.86 | 13.83 | 1.82 | 1.39 | 16.28 | 16.25 | ns | | | -1 | 0.53 | 11.12 | 0.04 | 1.19 | 0.38 | 11.79 | 11.76 | 1.82 | 1.39 | 13.85 | 13.82 | ns | | 4 mA | STD | 0.63 | 10.04 | 0.05 | 1.40 | 0.45 | 11.03 | 10.33 | 2.00 | 1.71 | 13.45 | 12.75 | ns | | | -1 | 0.53 | 8.54 | 0.04 | 1.19 | 0.38 | 9.38 | 8.79 | 2.01 | 1.72 | 11.44 | 10.84 | ns | **Note:** For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. 2.3.7 3.3V PCI, 3.3V PCI-X The Peripheral Component Interface for 3.3V standard specifies support for 33 MHz and 66 MHz PCI Bus applications. TABLE 2-76: MINIMUM AND MAXIMUM DC INPUT AND OUTPUT LEVELS | 3.3V<br>PCI/PCI-X | V | 'IL | V | ΊΗ | VOL | VOH | I <sub>OL</sub> | Іон | I <sub>OSL</sub> | I <sub>OSH</sub> | I <sub>IL</sub> | I <sub>IH</sub> | |-----------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------------|-----|-------------------------|-------------------------|-----------------|-----------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μA <sup>2</sup> | μA <sup>2</sup> | | Per PCI specification | Per PCI | curves | | • | • | | | | | | 10 | 10 | - Note 1: Currents are measured at high temperature (100 °C junction temperature) and maximum voltage. - 2: Currents are measured at 125 °C junction temperature. AC loadings are defined per the PCI/PCI-X specifications for the datapath; Microchip loadings for enable path characterization are described in Figure 2-11. FIGURE 2-11: AC LOADING AC loadings are defined per PCI/PCI-X specifications for the datapath; Actel loading for tristate is described in Table 2-77. TABLE 2-77: AC WAVEFORMS, MEASURING POINTS, AND CAPACITIVE LOADS | Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|-------------------------|------------------------| | 0 | 3.3 | 0.285 * VCCI for tDP(R) | 10 | | | | 0.615 * VCCI for tDP(F) | | **Note:** \*Measuring point = Vtrip See Table 2-18 for a complete table of trip points. #### 2.3.7.1 Timing Characteristics TABLE 2-78: 3.3V PCI/PCI-X—AUTOMOTIVE-CASE CONDITIONS: $T_J = 135$ °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 3.0V APPLICABLE TO ADVANCED I/O BANKS | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Std. | 0.64 | 2.58 | 0.05 | 0.95 | 0.46 | 1.27 | 0.94 | 3.12 | 3.60 | 2.49 | 2.18 | ns | | <b>–1</b> | 0.55 | 2.19 | 0.04 | 0.81 | 0.39 | 1.27 | 0.94 | 2.65 | 3.06 | 2.49 | 2.18 | ns | **Note:** For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-79: 3.3V PCI/PCI-X—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 3.0V APPLICABLE TO STANDARD PLUS I/O BANKS | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Std. | 0.64 | 3.00 | 0.05 | 0.93 | 0.46 | 1.27 | 0.94 | 3.12 | 3.60 | 2.49 | 2.18 | ns | | <b>–1</b> | 0.55 | 2.55 | 0.04 | 0.79 | 0.39 | 1.27 | 0.94 | 2.65 | 3.06 | 2.49 | 2.18 | ns | TABLE 2-80: 3.3V PCI/PCI-X—AUTOMOTIVE-CASE CONDITIONS: $T_J = 115$ °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 3.0V APPLICABLE TO ADVANCED I/O BANKS | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Std. | 0.628 | 2.50 | 0.05 | 0.92 | 0.45 | 1.23 | 0.91 | 3.02 | 3.48 | 2.40 | 2.11 | ns | | <b>-1</b> | 0.53 | 2.12 | 0.04 | 0.78 | 0.38 | 1.23 | 0.91 | 2.57 | 2.96 | 2.41 | 2.11 | ns | TABLE 2-81: 3.3V PCI/PCI-X—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 3.0VAPPLICABLE TO STANDARD PLUS I/O BANKS | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Std. | 0.628 | 2.90 | 0.05 | 0.90 | 0.45 | 1.23 | 0.91 | 3.02 | 3.48 | 2.40 | 2.11 | ns | | <b>–1</b> | 0.53 | 2.47 | 0.04 | 0.77 | 0.38 | 1.23 | 0.91 | 2.57 | 2.96 | 2.41 | 2.11 | ns | **Note:** For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. #### 2.4 Differential I/O Characteristics #### 2.4.1 PHYSICAL IMPLEMENTATION Configuration of the I/O modules as a differential pair is handled by Actel Designer software when the user instantiates a differential I/O macro in the design. Differential I/Os can also be used in conjunction with the embedded Input Register (InReg), Output Register (OutReg), Enable Register (EnReg), and Double Data Rate (DDR). However, there is no support for bidirectional I/Os or tristates with the LVPECL standards. #### 2.4.2 LVDS Low-Voltage Differential Signaling (ANSI/TIA/EIA-644) is a high-speed, differential I/O standard. It requires that one data bit be carried through two signal lines, so two pins are needed. It also requires external resistor termination. The full implementation of the LVDS transmitter and receiver is shown in an example in Figure 2-12. The building blocks of the LVDS transmitter-receiver are one transmitter macro, one receiver macro, three board resistors at the transmitter end, and one resistor at the receiver end. The values for the three driver resistors are different from those used in the LVPECL implementation because the output standard specifications are different. Along with LVDS I/O, ProASIC 3 also supports Bus LVDS structure and Multipoint LVDS (M-LVDS) configuration (up to 40 nodes). FIGURE 2-12: LVDS CIRCUIT DIAGRAM AND BOARD-LEVEL IMPLEMENTATION TABLE 2-82: MINIMUM AND MAXIMUM DC INPUT AND OUTPUT LEVELS | DC Parameter | Description | Min. | Тур. | Max. | Units | |--------------|---------------------|-------|-------|-------|-------| | VCCI | Supply Voltage | 2.375 | 2.5 | 2.625 | V | | VOL | Output Low Voltage | 0.9 | 1.075 | 1.25 | V | | VOH | Output High Voltage | 1.25 | 1.425 | 1.6 | V | | VI | Input Voltage | 0 | _ | 2.925 | V | TABLE 2-82: MINIMUM AND MAXIMUM DC INPUT AND OUTPUT LEVELS | DC Parameter | Description | Min. | Тур. | Max. | Units | |--------------|-----------------------------|-------|------|-------|-------| | VODIFF | Differential Output Voltage | 250 | 350 | 450 | mV | | VOCM | Output Common-Mode Voltage | 1.125 | 1.25 | 1.375 | ٧ | | VICM | Input Common-Mode Voltage | 0.05 | 1.25 | 2.35 | V | | VIDIFF | Input Differential Voltage | 100 | 350 | _ | mV | TABLE 2-83: AC WAVEFORMS, MEASURING POINTS, AND CAPACITIVE LOADS | Input Low (V) | Input High (V) | Measuring Point* (V) | ı | |---------------|----------------|----------------------|---| | 1.075 | 1.325 | Cross point | ì | **Note:** \*Measuring point = Vtrip. See Table 2-18 for a complete table of trip points. #### 2.4.2.1 Timing Characteristics TABLE 2-84: LVDS—AUTOMOTIVE-CASE CONDITIONS: $T_J = 135$ °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------| | Std. | 0.64 | 2.05 | 0.05 | 1.79 | ns | | <b>–1</b> | 0.55 | 1.74 | 0.04 | 1.52 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-85: LVDS—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 2.3V | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------| | Std. | 0.63 | 1.98 | 0.05 | 1.73 | ns | | <b>-1</b> | 0.53 | 1.68 | 0.04 | 1.47 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. #### 2.4.2.2 B-LVDS/M-LVDS Bus LVDS (B-LVDS) and Multipoint LVDS (M-LVDS) specifications extend the existing LVDS standard to high-performance multipoint bus applications. Multidrop and multipoint bus configurations may contain any combination of drivers, receivers, and transceivers. Actel LVDS drivers provide the higher drive current required by B-LVDS and M-LVDS to accommodate the loading. The drivers require series terminations for better signal quality and to control voltage swing. Termination is also required at both ends of the bus since the driver can be located anywhere on the bus. These configurations can be implemented using the TRIBUF\_LVDS and BIBUF\_LVDS macros along with appropriate terminations. Multipoint designs using Actel LVDS macros can achieve up to 200 MHz with a maximum of 20 loads. A sample application is given in Figure 2-13. The input and output buffer delays are available in the LVDS section in Table 2-84. Example: For a bus consisting of 20 equidistant loads, the following terminations provide the required differential voltage, in worst-case Industrial operating conditions, at the farthest receiver: $R_S$ = 60 $\Omega$ and $R_T$ = 70 $\Omega$ , given $Z_0$ = 50 $\Omega$ (2") and $Z_{stub}$ = 50 $\Omega$ (~1.5"). FIGURE 2-13: B-LVDS/M-LVDS MULTIPOINT APPLICATION USING LVDS I/O BUFFERS #### 2.4.3 LVPECL Low-Voltage Positive Emitter-Coupled Logic (LVPECL) is another differential I/O standard. It requires that one data bit be carried through two signal lines. Like LVDS, two pins are needed. It also requires external resistor termination. The full implementation of the LVDS transmitter and receiver is shown in an example in Figure 2-14. The building blocks of the LVPECL transmitter-receiver are one transmitter macro, one receiver macro, three board resistors at the transmitter end, and one resistor at the receiver end. The values for the three driver resistors are different from those used in the LVDS implementation because the output standard specifications are different. FIGURE 2-14: LVPECL CIRCUIT DIAGRAM AND BOARD-LEVEL IMPLEMENTATION TABLE 2-86: MINIMUM AND MAXIMUM DC INPUT AND OUTPUT LEVELS | DC Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units | |--------------|--------------------------------|-------|------|-------|------|-------|------|-------| | VCCI | Supply Voltage | 3.0 | | 3.3 | • | 3.6 | • | V | | VOL | Output Low Voltage | 0.96 | 1.27 | 1.06 | 1.43 | 1.30 | 1.57 | V | | VOH | Output High Voltage | 1.8 | 2.11 | 1.92 | 2.28 | 2.13 | 2.41 | V | | VIL, VIH | Input Low, Input High Voltages | 0 | 3.6 | 0 | 3.6 | 0 | 3.6 | V | | VODIFF | Differential Output Voltage | 0.625 | 0.97 | 0.625 | 0.97 | 0.625 | 0.97 | V | | VOCM | Output Common-Mode Voltage | 1.762 | 1.98 | 1.762 | 1.98 | 1.762 | 1.98 | V | | VICM | Input Common-Mode Voltage | 1.01 | 2.57 | 1.01 | 2.57 | 1.01 | 2.57 | V | | VIDIFF | Input Differential Voltage | 300 | | 300 | | 300 | | mV | TABLE 2-87: AC WAVEFORMS, MEASURING POINTS, AND CAPACITIVE LOADS | Input Low (V) | Input High (V) | Measuring Point* (V) | |---------------|----------------|----------------------| | 1.64 | 1.94 | Cross point | **Note:** \*Measuring point = Vtrip See Table 2-18 for a complete table of trip points. # 2.4.3.1 Timing Characteristics TABLE 2-88: LVPECL—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 3.0V | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------| | Std. | 0.64 | 2.01 | 0.05 | 1.57 | ns | | _1 | 0.55 | 1.71 | 0.04 | 1.34 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-89: LVPECL—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST-CASE VCC = 1.425V, WORST-CASE VCCI = 3.0V | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------| | Std. | 0.63 | 1.95 | 0.05 | 1.52 | ns | | _1 | 0.53 | 1.66 | 0.04 | 1.29 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. ### 2.4.4 I/O REGISTER SPECIFICATIONS # 2.4.4.1 Fully Registered I/O Buffers with Synchronous Enable and Asynchronous Preset TABLE 2-90: PARAMETER DEFINITION AND MEASURING NODES | Parameter Name | Parameter Definition | Measuring Nodes<br>(from, to)* | |-----------------------|------------------------------------------------------------------|--------------------------------| | t <sub>OCLKQ</sub> | Clock-to-Q of the Output Data Register | H, DOUT | | tosup | Data Setup Time for the Output Data Register | F, H | | t <sub>OHD</sub> | Data Hold Time for the Output Data Register | F, H | | t <sub>OSUE</sub> | Enable Setup Time for the Output Data Register | G, H | | t <sub>OHE</sub> | Enable Hold Time for the Output Data Register | G, H | | t <sub>OPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Data Register | L, DOUT | | t <sub>OREMPRE</sub> | Asynchronous Preset Removal Time for the Output Data Register | L, H | | t <sub>ORECPRE</sub> | Asynchronous Preset Recovery Time for the Output Data Register | L, H | | t <sub>OECLKQ</sub> | Clock-to-Q of the Output Enable Register | H, EOUT | | t <sub>OESUD</sub> | Data Setup Time for the Output Enable Register | J, H | | t <sub>OEHD</sub> | Data Hold Time for the Output Enable Register | J, H | | t <sub>OESUE</sub> | Enable Setup Time for the Output Enable Register | K, H | | t <sub>OEHE</sub> | Enable Hold Time for the Output Enable Register | K, H | | t <sub>OEPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Enable Register | I, EOUT | | t <sub>OEREMPRE</sub> | Asynchronous Preset Removal Time for the Output Enable Register | I, H | | t <sub>OERECPRE</sub> | Asynchronous Preset Recovery Time for the Output Enable Register | I, H | | t <sub>ICLKQ</sub> | Clock-to-Q of the Input Data Register | A, E | | t <sub>ISUD</sub> | Data Setup Time for the Input Data Register | C, A | TABLE 2-90: PARAMETER DEFINITION AND MEASURING NODES | Parameter Name | Parameter Definition | Measuring Nodes<br>(from, to)* | |----------------------|---------------------------------------------------------------|--------------------------------| | t <sub>IHD</sub> | Data Hold Time for the Input Data Register | C, A | | t <sub>ISUE</sub> | Enable Setup Time for the Input Data Register | B, A | | t <sub>IHE</sub> | Enable Hold Time for the Input Data Register | B, A | | t <sub>IPRE2Q</sub> | Asynchronous Preset-to-Q of the Input Data Register | D, E | | t <sub>IREMPRE</sub> | Asynchronous Preset Removal Time for the Input Data Register | D, A | | t <sub>IRECPRE</sub> | Asynchronous Preset Recovery Time for the Input Data Register | D, A | **Note:** \*See Figure 2-15 for more information. FIGURE 2-15: TIMING MODEL OF REGISTERED I/O BUFFERS WITH SYNCHRONOUS ENABLE AND ASYNCHRONOUS PRESET # 2.4.4.2 Fully Registered I/O Buffers with Synchronous Enable and Asynchronous Clear FIGURE 2-16: TIMING MODEL OF THE REGISTERED I/O BUFFERS WITH SYNCHRONOUS ENABLE AND ASYNCHRONOUS CLEAR TABLE 2-91: PARAMETER DEFINITIONS AND MEASURING NODES | Parameter Name | Parameter Definition | Measuring Nodes<br>(from, to)* | |---------------------|---------------------------------------------------------------|--------------------------------| | t <sub>OCLKQ</sub> | Clock-to-Q of the Output Data Register | HH, DOUT | | tosup | Data Setup Time for the Output Data Register | FF, HH | | t <sub>OHD</sub> | Data Hold Time for the Output Data Register | FF, HH | | t <sub>OSUE</sub> | Enable Setup Time for the Output Data Register | GG, HH | | t <sub>OHE</sub> | Enable Hold Time for the Output Data Register | GG, HH | | t <sub>OCLR2Q</sub> | Asynchronous Clear-to-Q of the Output Data Register | LL, DOUT | | toremclr | Asynchronous Clear Removal Time for the Output Data Register | LL, HH | | torecclr | Asynchronous Clear Recovery Time for the Output Data Register | LL, HH | | t <sub>OECLKQ</sub> | Clock-to-Q of the Output Enable Register | HH, EOUT | | t <sub>OESUD</sub> | Data Setup Time for the Output Enable Register | JJ, HH | | t <sub>OEHD</sub> | Data Hold Time for the Output Enable Register | JJ, HH | | t <sub>OESUE</sub> | Enable Setup Time for the Output Enable Register | KK, HH | TABLE 2-91: PARAMETER DEFINITIONS AND MEASURING NODES | Parameter Name | Parameter Definition | Measuring Nodes<br>(from, to)* | |-----------------------|-----------------------------------------------------------------|--------------------------------| | t <sub>OEHE</sub> | Enable Hold Time for the Output Enable Register | KK, HH | | t <sub>OECLR2Q</sub> | Asynchronous Clear-to-Q of the Output Enable Register | II, EOUT | | t <sub>OEREMCLR</sub> | Asynchronous Clear Removal Time for the Output Enable Register | II, HH | | toerecclr | Asynchronous Clear Recovery Time for the Output Enable Register | II, HH | | t <sub>ICLKQ</sub> | Clock-to-Q of the Input Data Register | AA, EE | | t <sub>ISUD</sub> | Data Setup Time for the Input Data Register | CC, AA | | t <sub>IHD</sub> | Data Hold Time for the Input Data Register | CC, AA | | t <sub>ISUE</sub> | Enable Setup Time for the Input Data Register | BB, AA | | t <sub>IHE</sub> | Enable Hold Time for the Input Data Register | BB, AA | | t <sub>ICLR2Q</sub> | Asynchronous Clear-to-Q of the Input Data Register | DD, EE | | t <sub>IREMCLR</sub> | Asynchronous Clear Removal Time for the Input Data Register | DD, AA | | t <sub>IRECCLR</sub> | Asynchronous Clear Recovery Time for the Input Data Register | DD, AA | **Note:** \*See Figure 2-16 for more information. # 2.4.5 INPUT REGISTER FIGURE 2-17: INPUT REGISTER TIMING DIAGRAM # 2.4.5.1 Timing Characteristics TABLE 2-92: INPUT DATA REGISTER PROPAGATION DELAYS—AUTOMOTIVE-CASE CONDITIONS: $T_J = 135$ °C, WORST-CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |----------------------|---------------------------------------------------------------------|------|------|-------| | t <sub>ICLKQ</sub> | Clock-to-Q of the Input Data Register | 0.29 | 0.34 | ns | | t <sub>ISUD</sub> | Data Setup Time for the Input Data Register | 0.32 | 0.38 | ns | | t <sub>IHD</sub> | Data Hold Time for the Input Data Register | 0.00 | 0.00 | ns | | t <sub>ISUE</sub> | Enable Setup Time for the Input Data Register | 0.45 | 0.53 | ns | | t <sub>IHE</sub> | Enable Hold Time for the Input Data Register | 0.00 | 0.00 | ns | | t <sub>ICLR2Q</sub> | Asynchronous Clear-to-Q of the Input Data Register | 0.55 | 0.65 | ns | | t <sub>IPRE2Q</sub> | Asynchronous Preset-to-Q of the Input Data Register | 0.55 | 0.65 | ns | | t <sub>IREMCLR</sub> | Asynchronous Clear Removal Time for the Input Data Register | 0.00 | 0.00 | ns | | t <sub>IRECCLR</sub> | Asynchronous Clear Recovery Time for the Input Data Register | 0.27 | 0.32 | ns | | t <sub>IREMPRE</sub> | Asynchronous Preset Removal Time for the Input Data Register | 0.00 | 0.00 | ns | | t <sub>IRECPRE</sub> | Asynchronous Preset Recovery Time for the Input Data Register | 0.27 | 0.32 | ns | | t <sub>IWCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Input Data Register | 0.25 | 0.30 | ns | | t <sub>IWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Input Data Register | 0.25 | 0.30 | ns | | t <sub>ICKMPWH</sub> | Clock Minimum Pulse Width High for the Input Data Register | 0.41 | 0.48 | ns | | t <sub>ICKMPWL</sub> | Clock Minimum Pulse Width Low for the Input Data Register | 0.37 | 0.43 | ns | **Note:** For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-93: INPUT DATA REGISTER PROPAGATION DELAYS—AUTOMOTIVE-CASE CONDITIONS: $T_J = 115$ °C, WORST-CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |----------------------|---------------------------------------------------------------------|------|------|-------| | t <sub>ICLKQ</sub> | Clock-to-Q of the Input Data Register | 0.29 | 0.34 | ns | | t <sub>ISUD</sub> | Data Setup Time for the Input Data Register | 0.31 | 0.37 | ns | | t <sub>IHD</sub> | Data Hold Time for the Input Data Register | 0.00 | 0.00 | ns | | t <sub>ISUE</sub> | Enable Setup Time for the Input Data Register | 0.44 | 0.52 | ns | | t <sub>IHE</sub> | Enable Hold Time for the Input Data Register | 0.00 | 0.00 | ns | | t <sub>ICLR2Q</sub> | Asynchronous Clear-to-Q of the Input Data Register | 0.54 | 0.64 | ns | | t <sub>IPRE2Q</sub> | Asynchronous Preset-to-Q of the Input Data Register | 0.54 | 0.64 | ns | | t <sub>IREMCLR</sub> | Asynchronous Clear Removal Time for the Input Data Register | 0.00 | 0.00 | ns | | t <sub>IRECCLR</sub> | Asynchronous Clear Recovery Time for the Input Data Register | 0.27 | 0.31 | ns | | t <sub>IREMPRE</sub> | Asynchronous Preset Removal Time for the Input Data Register | 0.00 | 0.00 | ns | | t <sub>IRECPRE</sub> | Asynchronous Preset Recovery Time for the Input Data Register | 0.27 | 0.31 | ns | | t <sub>IWCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Input Data Register | 0.25 | 0.30 | ns | | t <sub>IWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Input Data Register | 0.25 | 0.30 | ns | | t <sub>ICKMPWH</sub> | Clock Minimum Pulse Width High for the Input Data Register | 0.41 | 0.48 | ns | | t <sub>ICKMPWL</sub> | Clock Minimum Pulse Width Low for the Input Data Register | 0.37 | 0.43 | ns | # 2.4.6 OUTPUT REGISTER # FIGURE 2-18: OUTPUT REGISTER TIMING DIAGRAM # 2.4.6.1 Timing Characteristics TABLE 2-94: OUTPUT DATA REGISTER PROPAGATION DELAYS—AUTOMOTIVE-CASE CONDITIONS: $T_J = 135$ °C, WORST-CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |----------------------|----------------------------------------------------------------------|------|------|-------| | t <sub>OCLKQ</sub> | Clock-to-Q of the Output Data Register | 0.72 | 0.84 | ns | | tosud | Data Setup Time for the Output Data Register | 0.38 | 0.45 | ns | | t <sub>OHD</sub> | Data Hold Time for the Output Data Register | 0.00 | 0.00 | ns | | tosuE | Enable Setup Time for the Output Data Register | 0.53 | 0.63 | ns | | t <sub>OHE</sub> | Enable Hold Time for the Output Data Register | 0.00 | 0.00 | ns | | t <sub>OCLR2Q</sub> | Asynchronous Clear-to-Q of the Output Data Register | 0.98 | 1.15 | ns | | t <sub>OPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Data Register | 0.98 | 1.15 | ns | | toremclr | Asynchronous Clear Removal Time for the Output Data Register | 0.00 | 0.00 | ns | | torecclr | Asynchronous Clear Recovery Time for the Output Data Register | 0.27 | 0.32 | ns | | tOREMPRE | Asynchronous Preset Removal Time for the Output Data Register | 0.00 | 0.00 | ns | | torecpre | Asynchronous Preset Recovery Time for the Output Data Register | 0.27 | 0.32 | ns | | towclr | Asynchronous Clear Minimum Pulse Width for the Output Data Register | 0.25 | 0.30 | ns | | t <sub>OWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Output Data Register | 0.25 | 0.30 | ns | | t <sub>OCKMPWH</sub> | Clock Minimum Pulse Width High for the Output Data Register | 0.41 | 0.48 | ns | | t <sub>OCKMPWL</sub> | Clock Minimum Pulse Width Low for the Output Data Register | 0.37 | 0.43 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-95: OUTPUT DATA REGISTER PROPAGATION DELAYS—AUTOMOTIVE-CASE CONDITIONS: $T_J = 115$ °C, WORST-CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |----------------------|----------------------------------------------------------------------|------|------|-------| | t <sub>OCLKQ</sub> | Clock-to-Q of the Output Data Register | 0.70 | 0.82 | ns | | tosud | Data Setup Time for the Output Data Register | 0.37 | 0.44 | ns | | t <sub>OHD</sub> | Data Hold Time for the Output Data Register | 0.00 | 0.00 | ns | | t <sub>OSUE</sub> | Enable Setup Time for the Output Data Register | 0.52 | 0.61 | ns | | t <sub>OHE</sub> | Enable Hold Time for the Output Data Register | 0.00 | 0.00 | ns | | t <sub>OCLR2Q</sub> | Asynchronous Clear-to-Q of the Output Data Register | 0.96 | 1.12 | ns | | t <sub>OPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Data Register | 0.96 | 1.12 | ns | | toremclr | Asynchronous Clear Removal Time for the Output Data Register | 0.00 | 0.00 | ns | | torecclr | Asynchronous Clear Recovery Time for the Output Data Register | 0.27 | 0.31 | ns | | t <sub>OREMPRE</sub> | Asynchronous Preset Removal Time for the Output Data Register | 0.00 | 0.00 | ns | | t <sub>ORECPRE</sub> | Asynchronous Preset Recovery Time for the Output Data Register | 0.27 | 0.31 | ns | | towclr | Asynchronous Clear Minimum Pulse Width for the Output Data Register | 0.25 | 0.30 | ns | | t <sub>OWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Output Data Register | 0.25 | 0.30 | ns | | t <sub>OCKMPWH</sub> | Clock Minimum Pulse Width High for the Output Data Register | 0.41 | 0.48 | ns | | t <sub>OCKMPWL</sub> | Clock Minimum Pulse Width Low for the Output Data Register | 0.37 | 0.43 | ns | ### 2.4.7 OUTPUT ENABLE REGISTER ### FIGURE 2-19: OUTPUT ENABLE REGISTER TIMING DIAGRAM # 2.4.7.1 Timing Characteristics TABLE 2-96: OUTPUT ENABLE REGISTER PROPAGATION DELAYS—AUTOMOTIVE-CASE CONDITIONS: $T_J = 135$ °C, WORST-CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |-----------------------|------------------------------------------------------------------------|------|------|-------| | toeclkq | Clock-to-Q of the Output Enable Register | 0.54 | 0.64 | ns | | t <sub>OESUD</sub> | Data Setup Time for the Output Enable Register | 0.38 | 0.45 | ns | | t <sub>OEHD</sub> | Data Hold Time for the Output Enable Register | 0.00 | 0.00 | ns | | t <sub>OESUE</sub> | Enable Setup Time for the Output Enable Register | 0.53 | 0.62 | ns | | t <sub>OEHE</sub> | Enable Hold Time for the Output Enable Register | 0.00 | 0.00 | ns | | t <sub>OECLR2Q</sub> | Asynchronous Clear-to-Q of the Output Enable Register | 0.81 | 0.95 | ns | | t <sub>OEPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Enable Register | 0.81 | 0.95 | ns | | t <sub>OEREMCLR</sub> | Asynchronous Clear Removal Time for the Output Enable Register | 0.00 | 0.00 | ns | | t <sub>OERECCLR</sub> | Asynchronous Clear Recovery Time for the Output Enable Register | 0.27 | 0.32 | ns | | t <sub>OEREMPRE</sub> | Asynchronous Preset Removal Time for the Output Enable Register | 0.00 | 0.00 | ns | | toerecpre | Asynchronous Preset Recovery Time for the Output Enable Register | 0.27 | 0.32 | ns | | t <sub>OEWCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Output Enable Register | 0.25 | 0.30 | ns | | t <sub>OEWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Output Enable Register | 0.25 | 0.30 | ns | | toeckmpwh | Clock Minimum Pulse Width High for the Output Enable Register | 0.41 | 0.48 | ns | | t <sub>OECKMPWL</sub> | Clock Minimum Pulse Width Low for the Output Enable Register | 0.37 | 0.43 | ns | TABLE 2-97: OUTPUT ENABLE REGISTER PROPAGATION DELAYS—AUTOMOTIVE-CASE CONDITIONS: $T_J = 115$ °C, WORST-CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |-----------------------|------------------------------------------------------------------------|------|------|-------| | t <sub>OECLKQ</sub> | Clock-to-Q of the Output Enable Register | 0.53 | 0.62 | ns | | t <sub>OESUD</sub> | Data Setup Time for the Output Enable Register | 0.37 | 0.44 | ns | | t <sub>OEHD</sub> | Data Hold Time for the Output Enable Register | 0.00 | 0.00 | ns | | t <sub>OESUE</sub> | Enable Setup Time for the Output Enable Register | 0.52 | 0.61 | ns | | t <sub>OEHE</sub> | Enable Hold Time for the Output Enable Register | 0.00 | 0.00 | ns | | t <sub>OECLR2Q</sub> | Asynchronous Clear-to-Q of the Output Enable Register | 0.79 | 0.93 | ns | | t <sub>OEPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Enable Register | 0.79 | 0.93 | ns | | toeremclr | Asynchronous Clear Removal Time for the Output Enable Register | 0.00 | 0.00 | ns | | toerecclr | Asynchronous Clear Recovery Time for the Output Enable Register | 0.27 | 0.31 | ns | | toerempre | Asynchronous Preset Removal Time for the Output Enable Register | 0.00 | 0.00 | ns | | toerecpre | Asynchronous Preset Recovery Time for the Output Enable Register | 0.27 | 0.31 | ns | | t <sub>OEWCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Output Enable Register | 0.25 | 0.30 | ns | | t <sub>OEWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Output Enable Register | 0.25 | 0.30 | ns | | toeckmpwh | Clock Minimum Pulse Width High for the Output Enable Register | 0.41 | 0.48 | ns | | t <sub>OECKMPWL</sub> | Clock Minimum Pulse Width Low for the Output Enable Register | 0.37 | 0.43 | ns | # 2.5 DDR Module Specifications ## 2.5.1 INPUT DDR MODULE ### FIGURE 2-20: INPUT DDR TIMING MODEL **TABLE 2-98: PARAMETER DEFINITIONS** | Parameter Name | Parameter Definition | Measuring Nodes (from, to) | |-------------------------|------------------------------|----------------------------| | t <sub>DDRICLKQ1</sub> | Clock-to-Out Out_QR | B, D | | t <sub>DDRICLKQ2</sub> | Clock-to-Out Out_QF | B, E | | t <sub>DDRISUD</sub> | Data Setup Time of DDR Input | A, B | | t <sub>DDRIHD</sub> | Data Hold Time of DDR Input | A, B | | t <sub>DDRICLR2Q1</sub> | Clear-to-Out Out_QR | C, D | | t <sub>DDRICLR2Q2</sub> | Clear-to-Out Out_QF | C, E | | t <sub>DDRIREMCLR</sub> | Clear Removal | C, B | | t <sub>DDRIRECCLR</sub> | Clear Recovery | C, B | FIGURE 2-21: INPUT DDR TIMING DIAGRAM 2.5.1.1 Timing Characteristics TABLE 2-99: INPUT DDR PROPAGATION DELAYS—AUTOMOTIVE-CASE CONDITIONS: TJ = 135 °C, WORST-CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |-------------------------|------------------------------------------------------|------|------|-------| | t <sub>DDRICLKQ1</sub> | Clock-to-Out Out_QR for Input DDR | 0.33 | 0.39 | ns | | t <sub>DDRICLKQ2</sub> | Clock-to-Out Out_QF for Input DDR | 0.47 | 0.56 | ns | | t <sub>DDRISUD</sub> | Data Setup for Input DDR | 0.34 | 0.40 | ns | | t <sub>DDRIHD</sub> | Data Hold for Input DDR | 0.00 | 0.00 | ns | | t <sub>DDRICLR2Q1</sub> | Asynchronous Clear-to-Out Out_QR for Input DDR | 0.56 | 0.66 | ns | | t <sub>DDRICLR2Q2</sub> | Asynchronous Clear-to-Out Out_QF for Input DDR | 0.69 | 0.82 | ns | | t <sub>DDRIREMCLR</sub> | Asynchronous Clear Removal Time for Input DDR | 0.00 | 0.00 | ns | | t <sub>DDRIRECCLR</sub> | Asynchronous Clear Recovery Time for Input DDR | 0.27 | 0.32 | ns | | t <sub>DDRIWCLR</sub> | Asynchronous Clear Minimum Pulse Width for Input DDR | 0.25 | 0.30 | ns | | t <sub>DDRICKMPWH</sub> | Clock Minimum Pulse Width High for Input DDR | 0.41 | 0.48 | ns | | t <sub>DDRICKMPWL</sub> | Clock Minimum Pulse Width Low for Input DDR | 0.37 | 0.43 | ns | | F <sub>DDRIMAX</sub> | Maximum Frequency for Input DDR | 309 | 263 | MHz | TABLE 2-100: INPUT DDR PROPAGATION DELAYS AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST-CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |-------------------------|------------------------------------------------------|------|------|-------| | t <sub>DDRICLKQ1</sub> | Clock-to-Out Out_QR for Input DDR | 0.33 | 0.38 | ns | | t <sub>DDRICLKQ2</sub> | Clock-to-Out Out_QF for Input DDR | 0.46 | 0.54 | ns | | t <sub>DDRISUD</sub> | Data Setup for Input DDR | 0.34 | 0.40 | ns | | t <sub>DDRIHD</sub> | Data Hold for Input DDR | 0.00 | 0.00 | ns | | t <sub>DDRICLR2Q1</sub> | Asynchronous Clear-to-Out Out_QR for Input DDR | 0.55 | 0.65 | ns | | t <sub>DDRICLR2Q2</sub> | Asynchronous Clear-to-Out Out_QF for Input DDR | 0.68 | 0.80 | ns | | t <sub>DDRIREMCLR</sub> | Asynchronous Clear Removal Time for Input DDR | 0.00 | 0.00 | ns | | t <sub>DDRIRECCLR</sub> | Asynchronous Clear Recovery Time for Input DDR | 0.27 | 0.31 | ns | | t <sub>DDRIWCLR</sub> | Asynchronous Clear Minimum Pulse Width for Input DDR | 0.25 | 0.30 | ns | | t <sub>DDRICKMPWH</sub> | Clock Minimum Pulse Width High for Input DDR | 0.41 | 0.48 | ns | | t <sub>DDRICKMPWL</sub> | Clock Minimum Pulse Width Low for Input DDR | 0.37 | 0.43 | ns | | F <sub>DDRIMAX</sub> | Maximum Frequency for Input DDR | 309 | 263 | MHz | # 2.5.2 OUTPUT DDR MODULE # FIGURE 2-22: OUTPUT DDR TIMING MODEL **TABLE 2-101: PARAMETER DEFINITIONS** | Parameter Name | Parameter Definition | Measuring Nodes (from, to) | |-------------------------|---------------------------|----------------------------| | t <sub>DDROCLKQ</sub> | Clock-to-Out | B, E | | t <sub>DDROCLR2Q</sub> | Asynchronous Clear-to-Out | C, E | | t <sub>DDROREMCLR</sub> | Clear Removal | C, B | | t <sub>DDRORECCLR</sub> | Clear Recovery | C, B | | t <sub>DDROSUD1</sub> | Data Setup Data_F | A, B | | t <sub>DDROSUD2</sub> | Data Setup Data_R | D, B | | t <sub>DDROHD1</sub> | Data Hold Data_F | A, B | | t <sub>DDROHD2</sub> | Data Hold Data_R | D, B | FIGURE 2-23: OUTPUT DDR TIMING DIAGRAM 2.5.2.1 Timing Characteristics TABLE 2-102: OUTPUT DDR PROPAGATION DELAYS—COMMERCIAL-CASE CONDITIONS: $T_J = 135$ °C, WORST-CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |-------------------------|-------------------------------------------------------|------|------|-------| | t <sub>DDROCLKQ</sub> | Clock-to-Out of DDR for Output DDR | 0.85 | 1.00 | ns | | t <sub>DDROSUD1</sub> | Data_F Data Setup for Output DDR | 0.46 | 0.54 | ns | | t <sub>DDROSUD2</sub> | Data_R Data Setup for Output DDR | 0.46 | 0.54 | ns | | t <sub>DDROHD1</sub> | Data_F Data Hold for Output DDR | 0.00 | 0.00 | ns | | t <sub>DDROHD2</sub> | Data_R Data Hold for Output DDR | 0.00 | 0.00 | ns | | t <sub>DDROCLR2Q</sub> | Asynchronous Clear-to-Out for Output DDR | 0.97 | 1.15 | ns | | t <sub>DDROREMCLR</sub> | Asynchronous Clear Removal Time for Output DDR | 0.00 | 0.00 | ns | | t <sub>DDRORECCLR</sub> | Asynchronous Clear Recovery Time for Output DDR | 0.27 | 0.32 | ns | | t <sub>DDROWCLR1</sub> | Asynchronous Clear Minimum Pulse Width for Output DDR | 0.25 | 0.30 | ns | TABLE 2-102: OUTPUT DDR PROPAGATION DELAYS—COMMERCIAL-CASE CONDITIONS: $T_J = 135$ °C, WORST-CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |-------------------------|---------------------------------------------------|------|------|-------| | t <sub>DDROCKMPWH</sub> | Clock Minimum Pulse Width High for the Output DDR | 0.41 | 0.48 | ns | | t <sub>DDROCKMPWL</sub> | Clock Minimum Pulse Width Low for the Output DDR | 0.37 | 0.43 | ns | | F <sub>DDOMAX</sub> | Maximum Frequency for the Output DDR | 309 | 263 | MHz | **TABLE 2-103: OUTPUT DDR PROPAGATION DELAYS** Commercial-Case Conditions: T<sub>J</sub> = 115 °C, Worst-Case VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |-------------------------|-------------------------------------------------------|------|------|-------| | t <sub>DDROCLKQ</sub> | Clock-to-Out of DDR for Output DDR | 0.84 | 0.98 | ns | | t <sub>DDROSUD1</sub> | Data_F Data Setup for Output DDR | 0.45 | 0.53 | ns | | t <sub>DDROSUD2</sub> | Data_R Data Setup for Output DDR | 0.45 | 0.53 | ns | | t <sub>DDROHD1</sub> | Data_F Data Hold for Output DDR | 0.00 | 0.00 | ns | | t <sub>DDROHD2</sub> | Data_R Data Hold for Output DDR | 0.00 | 0.00 | ns | | t <sub>DDROCLR2Q</sub> | Asynchronous Clear-to-Out for Output DDR | 0.96 | 1.12 | ns | | t <sub>DDROREMCLR</sub> | Asynchronous Clear Removal Time for Output DDR | 0.00 | 0.00 | ns | | t <sub>DDRORECCLR</sub> | Asynchronous Clear Recovery Time for Output DDR | 0.27 | 0.31 | ns | | t <sub>DDROWCLR1</sub> | Asynchronous Clear Minimum Pulse Width for Output DDR | 0.25 | 0.30 | ns | | t <sub>DDROCKMPWH</sub> | Clock Minimum Pulse Width High for the Output DDR | 0.41 | 0.48 | ns | | t <sub>DDROCKMPWL</sub> | Clock Minimum Pulse Width Low for the Output DDR | 0.37 | 0.43 | ns | | F <sub>DDOMAX</sub> | Maximum Frequency for the Output DDR | 309 | 263 | MHz | **Note:** For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. ### 2.6 VersaTile Characteristics #### 2.6.1 VERSATILE SPECIFICATIONS AS A COMBINATORIAL MODULE The ProASIC 3 library offers all combinations of LUT-3 combinatorial functions. In this section, timing characteristics are presented for a sample of the library. For more details, refer to the *Fusion, IGLOO/e, and ProASIC3/E Macro Library Guide*. FIGURE 2-24: SAMPLE OF COMBINATORIAL CELLS © 2023 Microchip Technology Inc. and its subsidiaries # FIGURE 2-25: TIMING MODEL AND WAVEFORMS $t_{PD} = MAX(t_{PD(RR)},\ t_{PD(RF)},\ t_{PD(FF)},\ t_{PD(FR)})$ where edges are applicable for the particular combinatorial cell # 2.6.2 TIMING CHARACTERISTICS TABLE 2-104: COMBINATORIAL CELL PROPAGATION DELAYS—AUTOMOTIVE-CASE CONDITIONS: $T_J = 135$ °C, WORST-CASE VCC = 1.425V | Combinatorial Cell | Equation | Parameter | -1 | Std. | Units | |--------------------|---------------------------|-----------------|------|------|-------| | INV | Y = !A | t <sub>PD</sub> | 0.49 | 0.57 | ns | | AND2 | Y = A · B | t <sub>PD</sub> | 0.57 | 0.67 | ns | | NAND2 | Y = !(A · B) | t <sub>PD</sub> | 0.57 | 0.67 | ns | | OR2 | Y = A + B | t <sub>PD</sub> | 0.59 | 0.69 | ns | | NOR2 | Y = !(A + B) | t <sub>PD</sub> | 0.59 | 0.69 | ns | | XOR2 | Y = A ⊕ B | t <sub>PD</sub> | 0.90 | 1.05 | ns | | MAJ3 | Y = MAJ(A, B, C) | t <sub>PD</sub> | 0.85 | 1.00 | ns | | XOR3 | $Y = A \oplus B \oplus C$ | t <sub>PD</sub> | 1.06 | 1.25 | ns | | MUX2 | Y = A !S + B S | t <sub>PD</sub> | 0.62 | 0.72 | ns | | AND3 | $Y = A \cdot B \cdot C$ | t <sub>PD</sub> | 0.68 | 0.80 | ns | TABLE 2-105: COMBINATORIAL CELL PROPAGATION DELAYS—AUTOMOTIVE-CASE CONDITIONS: $T_J = 115$ °C, WORST-CASE VCC = 1.425V | Combinatorial Cell | Equation | Parameter | -1 | Std. | Units | |--------------------|---------------------------|-----------------|------|------|-------| | INV | Y = !A | t <sub>PD</sub> | 0.48 | 0.56 | ns | | AND2 | Y = A · B | t <sub>PD</sub> | 0.56 | 0.66 | ns | | NAND2 | Y = !(A · B) | t <sub>PD</sub> | 0.56 | 0.66 | ns | | OR2 | Y = A + B | t <sub>PD</sub> | 0.58 | 0.68 | ns | | NOR2 | Y = !(A + B) | t <sub>PD</sub> | 0.58 | 0.68 | ns | | XOR2 | Y = A ⊕ B | t <sub>PD</sub> | 0.88 | 1.03 | ns | | MAJ3 | Y = MAJ(A, B, C) | t <sub>PD</sub> | 0.83 | 0.98 | ns | | XOR3 | $Y = A \oplus B \oplus C$ | t <sub>PD</sub> | 1.04 | 1.23 | ns | | MUX2 | Y = A !S + B S | t <sub>PD</sub> | 0.60 | 0.71 | ns | | AND3 | $Y = A \cdot B \cdot C$ | t <sub>PD</sub> | 0.67 | 0.79 | ns | **Note:** For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. ## 2.6.3 VERSATILE SPECIFICATIONS AS A SEQUENTIAL MODULE The ProASIC 3 library offers a wide variety of sequential cells, including flip-flops and latches. Each has a data input and optional enable, clear, or preset. In this section, timing characteristics are presented for a representative sample from the library. For more details, refer to the *Fusion, IGLOO/e and ProASIC3/E Macro Library Guide*. FIGURE 2-26: SAMPLE OF SEQUENTIAL CELLS FIGURE 2-27: TIMING MODEL AND WAVEFORMS ## 2.6.4 TIMING CHARACTERISTICS TABLE 2-106: REGISTER DELAYS—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST-CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |---------------------|---------------------------------------------------------------|------|------|-------| | t <sub>CLKQ</sub> | Clock-to-Q of the Core Register | 0.67 | 0.79 | ns | | t <sub>SUD</sub> | Data Setup Time for the Core Register | 0.52 | 0.61 | ns | | t <sub>HD</sub> | Data Hold Time for the Core Register | 0.00 | 0.00 | ns | | t <sub>SUE</sub> | Enable Setup Time for the Core Register | 0.55 | 0.65 | ns | | t <sub>HE</sub> | Enable Hold Time for the Core Register | 0.00 | 0.00 | ns | | t <sub>CLR2Q</sub> | Asynchronous Clear-to-Q of the Core Register | 0.49 | 0.57 | ns | | t <sub>PRE2Q</sub> | Asynchronous Preset-to-Q of the Core Register | 0.49 | 0.57 | ns | | t <sub>REMCLR</sub> | Asynchronous Clear Removal Time for the Core Register | 0.00 | 0.00 | ns | | t <sub>RECCLR</sub> | Asynchronous Clear Recovery Time for the Core Register | 0.27 | 0.32 | ns | | t <sub>REMPRE</sub> | Asynchronous Preset Removal Time for the Core Register | 0.00 | 0.00 | ns | | t <sub>RECPRE</sub> | Asynchronous Preset Recovery Time for the Core Register | 0.27 | 0.32 | ns | | t <sub>WCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Core Register | 0.25 | 0.30 | ns | | t <sub>WPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Core Register | 0.25 | 0.30 | ns | | t <sub>CKMPWH</sub> | Clock Minimum Pulse Width High for the Core Register | 0.41 | 0.48 | ns | | t <sub>CKMPWL</sub> | Clock Minimum Pulse Width Low for the Core Register | 0.37 | 0.43 | ns | **Note:** For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-107: REGISTER DELAYS—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST-CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |---------------------|---------------------------------------------------------------|------|------|-------| | t <sub>CLKQ</sub> | Clock-to-Q of the Core Register | 0.66 | 0.77 | ns | | t <sub>SUD</sub> | Data Setup Time for the Core Register | 0.51 | 0.60 | ns | | t <sub>HD</sub> | Data Hold Time for the Core Register | 0.00 | 0.00 | ns | | t <sub>SUE</sub> | Enable Setup Time for the Core Register | 0.54 | 0.64 | ns | | t <sub>HE</sub> | Enable Hold Time for the Core Register | 0.00 | 0.00 | ns | | t <sub>CLR2Q</sub> | Asynchronous Clear-to-Q of the Core Register | 0.48 | 0.56 | ns | | t <sub>PRE2Q</sub> | Asynchronous Preset-to-Q of the Core Register | 0.48 | 0.56 | ns | | t <sub>REMCLR</sub> | Asynchronous Clear Removal Time for the Core Register | 0.00 | 0.00 | ns | | t <sub>RECCLR</sub> | Asynchronous Clear Recovery Time for the Core Register | 0.27 | 0.31 | ns | | t <sub>REMPRE</sub> | Asynchronous Preset Removal Time for the Core Register | 0.00 | 0.00 | ns | | t <sub>RECPRE</sub> | Asynchronous Preset Recovery Time for the Core Register | 0.27 | 0.31 | ns | | t <sub>WCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Core Register | 0.25 | 0.30 | ns | | t <sub>WPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Core Register | 0.25 | 0.30 | ns | | t <sub>CKMPWH</sub> | Clock Minimum Pulse Width High for the Core Register | 0.41 | 0.48 | ns | | t <sub>CKMPWL</sub> | Clock Minimum Pulse Width Low for the Core Register | 0.37 | 0.43 | ns | **Note:** For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. ## 2.7 Global Resource Characteristics ## 2.7.1 A3P250 CLOCK TREE TOPOLOGY Clock delays are device-specific. Figure 2-28 is an example of a global tree used for clock routing. The global tree presented in Figure 2-28 is driven by a CCC located on the west side of the A3P250 device. It is used to drive all D-flip-flops in the device. FIGURE 2-28: EXAMPLE OF GLOBAL TREE USE IN AN A3P250 DEVICE FOR CLOCK ROUTING #### 2.7.2 GLOBAL TREE TIMING CHARACTERISTICS Global clock delays include the central rib delay, the spine delay, and the row delay. Delays do not include I/O input buffer clock delays, as these are I/O standard–dependent, and the clock may be driven and conditioned internally by the CCC module. For more details on clock conditioning capabilities, refer to the Section 2.8, Clock Conditioning Circuits. Table 2-114 to Table 2-125 present minimum and maximum global clock delays within each device. Minimum and maximum delays are measured with minimum and maximum loading. #### 2.7.2.1 Timing Characteristics TABLE 2-108: A3P060 GLOBAL RESOURCE—COMMERCIAL-CASE CONDITIONS: $T_J = 135$ °C, VCC = 1.425V | Parameter | Description | -1 | | S | Units | | |----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------| | | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 0.87 | 1.16 | 1.02 | 1.37 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 0.86 | 1.20 | 1.01 | 1.42 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.80 | _ | 0.94 | _ | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 0.98 | _ | 1.15 | _ | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | _ | 0.35 | _ | 0.41 | ns | - **Note 1:** Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2: Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-109: A3P060 GLOBAL RESOURCE—COMMERCIAL-CASE CONDITIONS: $T_J = 115$ °C, VCC = 1.425V | Parameter | Description | -1 | | S | Units | | |----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------| | | | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 0.85 | 1.13 | 1.00 | 1.33 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 0.84 | 1.18 | 0.99 | 1.38 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.80 | _ | 0.94 | _ | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 0.98 | _ | 1.15 | _ | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | _ | 0.34 | _ | 0.40 | ns | - **Note 1:** Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - **2:** Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-110: A3P125 GLOBAL RESOURCE—COMMERCIAL-CASE CONDITIONS: $T_J = 135$ °C, VCC = 1.425V | Parameter | Description | - | -1 | | Std. | | |----------------------|-------------------------------------------|------|-------------------|-------------------|-------------------|-------| | | Description | | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 0.93 | 1.22 | 1.09 | 1.43 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 0.92 | 1.26 | 1.08 | 1.49 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.80 | _ | 0.94 | _ | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 0.98 | _ | 1.15 | _ | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | _ | 0.35 | _ | 0.41 | ns | - **Note 1:** Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - **2:** Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-111: A3P125 GLOBAL RESOURCE—COMMERCIAL-CASE CONDITIONS: $T_J$ = 115 °C, VCC = 1.425V | Parameter | Description | -1 | | S | Units | | |----------------------|-------------------------------------------|---------------------------------------|------|-------------------|-------------------|--------| | | Description | Min. <sup>1</sup> Max. <sup>2</sup> M | | Min. <sup>1</sup> | Max. <sup>2</sup> | UiillS | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 0.90 | 1.19 | 1.06 | 1.40 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 0.90 | 1.23 | 1.05 | 1.45 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.80 | _ | 0.94 | _ | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 0.98 | _ | 1.15 | _ | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | _ | 0.34 | _ | 0.40 | ns | - **Note 1:** Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - **2:** Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - **3:** For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-112: A3P250 GLOBAL RESOURCE—COMMERCIAL-CASE CONDITIONS: $T_J = 135$ °C, VCC = 1.425V | Parameter | Description - | -1 | | S | Unito | | |----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------| | | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 0.96 | 1.25 | 1.13 | 1.47 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 0.94 | 1.28 | 1.10 | 1.51 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.80 | _ | 0.94 | _ | ns | TABLE 2-112: A3P250 GLOBAL RESOURCE—COMMERCIAL-CASE CONDITIONS: $T_J = 135$ °C, VCC = 1.425V | Parameter | Description | -1 | | S | td. | Units | |----------------------|------------------------------------------|-------------------|-------------------------------------------------------|------|-------------------|-------| | | Description | Min. <sup>1</sup> | Min. <sup>1</sup> Max. <sup>2</sup> Min. <sup>1</sup> | | Max. <sup>2</sup> | Units | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 0.98 | | 1.15 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | _ | 0.35 | _ | 0.41 | ns | - **Note 1:** Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2: Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-113: A3P250 GLOBAL RESOURCE—COMMERCIAL-CASE CONDITIONS: $T_J$ = 115 °C, VCC = 1.425V | Parameter | Description | -1 | | S | Units | | |----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------| | | | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 0.94 | 1.22 | 1.10 | 1.44 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 0.92 | 1.25 | 1.08 | 1.47 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.80 | _ | 0.94 | _ | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 0.98 | _ | 1.15 | _ | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | _ | 0.34 | _ | 0.40 | ns | - **Note 1:** Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2: Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-114: A3P1000 GLOBAL RESOURCE—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, VCC = 1.425V | Parameter | Description | -1 | | S | Units | | |----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------| | | | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 1.17 | 1.46 | 1.37 | 1.72 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 1.15 | 1.50 | 1.36 | 1.76 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.80 | _ | 0.94 | _ | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 0.98 | _ | 1.15 | _ | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | _ | 0.35 | _ | 0.41 | ns | - **Note 1:** Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2: Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-115: A3P1000 GLOBAL RESOURCE—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, VCC = 1.425V | Parameter | Description | -1 | | S | Units | | |----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------| | | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 1.14 | 1.43 | 1.34 | 1.68 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 1.13 | 1.46 | 1.32 | 1.72 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.80 | _ | 0.94 | _ | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 0.98 | _ | 1.15 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | _ | 0.34 | _ | 0.40 | ns | - **Note 1:** Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2: Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. # 2.8 Clock Conditioning Circuits ### 2.8.1 CCC ELECTRICAL SPECIFICATIONS ## 2.8.1.1 Timing Characteristics TABLE 2-116: AUTOMOTIVE PROASIC® 3 CCC/PLL SPECIFICATION | Parameter | Minimum | Typical | Maximum | Units | |--------------------------------------------------------------------|-----------------------------|------------------|------------------------------|-------| | Clock Conditioning Circuitry Input Frequency f <sub>IN_CCC</sub> | 1.5 | | 350 | MHz | | Clock Conditioning Circuitry Output Frequency f <sub>OUT_CCC</sub> | 0.75 | | 350 | MHz | | Delay Increments in Programmable Delay Blocks <sup>1, 2</sup> | _ | 160 <sup>3</sup> | _ | ps | | Number of Programmable Values in Each Programmable Delay Block | _ | _ | 32 | _ | | Input Period Jitter | _ | _ | 1.5 | ns | | CCC Output Peak-to-Peak Period Jitter F <sub>CCC_OUT</sub> | Max Peak- | to-Peak F | Period Jitter | | | | 1 Global<br>Network<br>Used | | 3 Global<br>Networks<br>Used | | | 0.75 MHz to 24 MHz | 0.50% | _ | 0.70% | _ | | 24 MHz to 100 MHz | 1.00% | _ | 1.20% | _ | | 100 MHz to 250 MHz | 1.75% | _ | 2.00% | _ | | 250 MHz to 350 MHz | 2.50% | _ | 5.60% | _ | | Acquisition Time | _ | _ | _ | _ | | (A3P250 and A3P1000 only)LockControl = 0 | _ | _ | 300 | μs | | LockControl = 1 | _ | _ | 300 | μs | | (all other dies)LockControl = 0 | _ | _ | 300 | μs | | LockControl = 1 | _ | _ | 6.0 | ms | | Tracking Jitter <sup>4</sup> | _ | _ | _ | _ | | (A3P250 and A3P1000 only)LockControl = 0 | | _ | 1.6 | ns | | LockControl = 1 | _ | _ | 1.6 | ns | | (all other dies)LockControl = 0 | | _ | 1.6 | ns | TABLE 2-116: AUTOMOTIVE PROASIC® 3 CCC/PLL SPECIFICATION | Parameter | Minimum | Typical | Maximum | Units | |------------------------------------------------------------|---------|---------|---------|-------| | LockControl = 1 | _ | _ | 0.8 | ns | | Output Duty Cycle | 48.5 | _ | 51.5 | % | | Delay Range in Block: Programmable Delay 1 <sup>1, 2</sup> | 0.6 | _ | 5.56 | ns | | Delay Range in Block: Programmable Delay 2 <sup>1, 2</sup> | 0.025 | _ | 5.56 | ns | | Delay Range in Block: Fixed Delay <sup>1, 2</sup> | _ | 2.2 | _ | ns | Note 1: This delay is a function of voltage and temperature. See Table 2-5 for deratings. - **2:** $T_J = 25$ °C, VCC = 1.5V - **3:** When the CCC/PLL core is generated by Microchip core generator software, not all delay values of the specified delay increments are available. Refer to the Libero SoC Online Help associated with the core for more information. - **4:** Tracking jitter is defined as the variation in clock edge position of PLL outputs with reference to the PLL input clock edge. Tracking jitter does not measure the variation in PLL output period, which is covered by the period jitter parameter. FIGURE 2-29: PEAK-TO-PEAK JITTER DEFINITION **Note:** Peak-to-peak jitter measurements are defined by $T_{peak-to-peak} = T_{period\_max} - T_{period\_min}$ . ## 2.9 Embedded SRAM and FIFO Characteristics ### 2.9.1 SRAM FIGURE 2-30: RAM MODELS ## 2.9.1.1 Timing Waveforms FIGURE 2-31: RAM READ FOR PASS-THROUGH OUTPUT. APPLICABLE TO BOTH RAM4K9 AND RAM512X18 FIGURE 2-32: RAM READ FOR PIPELINED OUTPUT. APPLICABLE TO BOTH RAM4K9 AND RAM512X18. FIGURE 2-33: RAM WRITE, OUTPUT RETAINED. APPLICABLE TO BOTH RAM4K9 AND RAM512X18. FIGURE 2-34: RAM WRITE, OUTPUT AS WRITE DATA (WMODE = 1). APPLICABLE TO RAM4K9 ONLY. FIGURE 2-35: RAM RESET. APPLICABLE TO BOTH RAM4K9 AND RAM512X18 # 2.9.1.2 Timing Characteristics TABLE 2-117: RAM4K9—AUTOMOTIVE-CASE CONDITIONS: $T_J = 135$ °C, WORST-CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |----------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|-------| | t <sub>AS</sub> | Address Setup Time | 0.30 | 0.36 | ns | | t <sub>AH</sub> | Address Hold Time | 0.00 | 0.00 | ns | | t <sub>ENS</sub> | REN, WEN Setup Time | 0.17 | 0.20 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.12 | 0.14 | ns | | t <sub>BKS</sub> | BLK Setup Time | 0.28 | 0.33 | ns | | t <sub>BKH</sub> | BLK Hold Time | 0.02 | 0.03 | ns | | t <sub>DS</sub> | Input Data (DIN) Setup Time | 0.22 | 0.26 | ns | | t <sub>DH</sub> | Input Data (DIN) Hold Time | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on DOUT (output retained, WMODE = 0) | 2.17 | 2.55 | ns | | | Clock High to New Data Valid on DOUT (flow-through, WMODE = 1) | 2.86 | 3.37 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on DOUT (pipelined) | 1.09 | 1.28 | ns | | t <sub>C2CWWL</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address—<br>Applicable to Closing Edge | 0.28 | 0.33 | ns | | t <sub>C2CWWH</sub> <sup>1</sup> | Address collision clk-to-clk delay for reliable write after write on same address—<br>Applicable to Rising Edge | 0.26 | 0.30 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address—Applicable to Opening Edge | 0.38 | 0.45 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address— Applicable to Opening Edge | 0.42 | 0.49 | ns | | t <sub>RSTBQ</sub> | RESET Low to Data Out Low on DO (flow-through) | 1.12 | 1.32 | ns | | | RESET Low to Data Out Low on DO (pipelined) | 1.12 | 1.32 | ns | | t <sub>REMRSTB</sub> | RESET Removal | 0.35 | 0.41 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 1.82 | 2.14 | ns | **Note 1:** For more information, refer to the application note *Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs*. 2: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-117: RAM4K9—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 135 °C, WORST-CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |----------------------|---------------------------|------|------|-------| | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 0.26 | 0.30 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 3.93 | 4.62 | ns | | F <sub>MAX</sub> | Maximum Frequency | 255 | 217 | MHz | - **Note 1:** For more information, refer to the application note *Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs*. - 2: For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-118: RAM512X18—AUTOMOTIVE-CASE CONDITIONS: $T_J = 135$ °C, WORST-CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |-----------------------|--------------------------------------------------------------------------------------------------------------------|------|------|-------| | t <sub>AS</sub> | Address Setup Time | 0.30 | 0.35 | ns | | t <sub>AH</sub> | Address Hold Time | 0.00 | 0.00 | ns | | t <sub>ENS</sub> | REN, WEN Setup Time | 0.11 | 0.13 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.07 | 0.08 | ns | | t <sub>DS</sub> | Input data (WD) Setup Time | 0.22 | 0.26 | ns | | t <sub>DH</sub> | Input data (WD) Hold Time | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on RD (output retained) | 2.58 | 3.03 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on RD (pipelined) | 1.07 | 1.26 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address—Applicable to Opening Edge | 0.43 | 0.50 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address—Applicable to Opening Edge | 0.50 | 0.59 | ns | | t <sub>RSTBQ</sub> | RESET Low to Data Out Low on RD (flow-through) | 1.10 | 1.29 | ns | | | RESET Low to Data Out Low on RD (pipelined) | 1.10 | 1.29 | ns | | t <sub>REMRSTB</sub> | RESET Removal | 0.34 | 0.40 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 1.79 | 2.10 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 0.25 | 0.30 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 3.85 | 4.53 | ns | | F <sub>MAX</sub> | Maximum Frequency | 255 | 217 | MHz | **Note:** For more information, refer to the application note <u>Simultaneous Read-Write Operations in Dual-Port SRAM for FI for "Flash-Based cSoCs and FPGAs"</u> for "Flash-Based cSoCs and FPGAs" to complete full title. For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-119: RAM4K9—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |------------------|---------------------|------|------|-------| | t <sub>AS</sub> | Address Setup Time | 0.30 | 0.35 | ns | | t <sub>AH</sub> | Address Hold Time | 0.00 | 0.00 | ns | | t <sub>ENS</sub> | REN, WEN Setup Time | 0.17 | 0.20 | ns | **Note:** For more information, refer to the application note <u>Simultaneous Read-Write Operations in Dual-Port SRAM for FI for "Flash-Based cSoCs and FPGAs"</u> for "Flash-Based cSoCs and FPGAs" to complete full title. For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-119: RAM4K9—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |----------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|-------| | t <sub>ENH</sub> | REN, WEN Hold Time | 0.12 | 0.14 | ns | | t <sub>BKS</sub> | BLK Setup Time | 0.28 | 0.33 | ns | | t <sub>BKH</sub> | BLK Hold Time | 0.02 | 0.03 | ns | | t <sub>DS</sub> | Input data (DIN) Setup Time | 0.22 | 0.26 | ns | | t <sub>DH</sub> | Input data (DIN) Hold Time | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on DOUT (output retained, WMODE = 0) | 2.13 | 2.50 | ns | | | Clock High to New Data Valid on DOUT (flow-through, WMODE = 1) | 2.81 | 3.30 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on DOUT (pipelined) | 1.07 | 1.25 | ns | | t <sub>C2CWWL</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address—Applicable to Closing Edge | 0.28 | 0.33 | ns | | t <sub>C2CWWH</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address—<br>Applicable to Rising Edge | 0.26 | 0.30 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address—Applicable to Opening Edge | 0.38 | 0.45 | ns | | t <sub>C2CWRH</sub> <sup>1</sup> | Address collision clk-to-clk delay for reliable write access after read on same address— Applicable to Opening Edge | 0.42 | 0.49 | ns | | t <sub>RSTBQ</sub> | RESET Low to Data Out Low on DOUT (flow-through) | 1.10 | 1.29 | ns | | | RESET Low to Data Out Low on DOUT (pipelined) | 1.10 | 1.29 | ns | | t <sub>REMRSTB</sub> | RESET Removal | 0.34 | 0.40 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 1.79 | 2.10 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 0.25 | 0.30 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 3.85 | 4.53 | ns | | F <sub>MAX</sub> | Maximum Frequency | 260 | 221 | MHz | **Note:** For more information, refer to the application note *Simultaneous Read-Write Operations in Dual-Port SRAM for FI for "Flash-Based cSoCs and FPGAs"* for "Flash-Based cSoCs and FPGAs" to complete full title. For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-120: RAM512X18—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST-CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |-----------------------|--------------------------------------------------------------------------------------------------------------------|------|------|-------| | t <sub>AS</sub> | Address Setup Time | 0.30 | 0.35 | ns | | t <sub>AH</sub> | Address Hold Time | 0.00 | 0.00 | ns | | t <sub>ENS</sub> | REN, WEN Setup Time | 0.11 | 0.13 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.07 | 0.08 | ns | | t <sub>DS</sub> | Input data (WD) Setup Time | 0.22 | 0.26 | ns | | t <sub>DH</sub> | Input data (WD) Hold Time | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on RD (output retained, WMODE = 0) | 2.58 | 3.03 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on RD (pipelined) | 1.07 | 1.26 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address—Applicable to Opening Edge | 0.43 | 0.50 | ns | **Note:** For more information, refer to the application note *Simultaneous Read-Write Operations in Dual-Port SRAM for FI for "Flash-Based cSoCs and FPGAs"* for "Flash-Based cSoCs and FPGAs" to complete full title. For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values TABLE 2-120: RAM512X18—AUTOMOTIVE-CASE CONDITIONS: $T_J$ = 115 °C, WORST-CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |-----------------------|--------------------------------------------------------------------------------------------------------------------|------|------|-------| | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address—Applicable to Opening Edge | 0.50 | 0.59 | ns | | t <sub>RSTBQ</sub> | RESET Low to Data Out Low on RD (flow-through) | 1.10 | 1.29 | ns | | | RESET Low to Data Out Low on RD (pipelined) | 1.10 | 1.29 | ns | | t <sub>REMRSTB</sub> | RESET Removal | 0.34 | 0.40 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 1.79 | 2.10 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 0.25 | 0.30 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 3.85 | 4.53 | ns | | F <sub>MAX</sub> | Maximum Frequency | 260 | 221 | MHz | **Note:** For more information, refer to the application note *Simultaneous Read-Write Operations in Dual-Port SRAM for FI for "Flash-Based cSoCs and FPGAs"* for "Flash-Based cSoCs and FPGAs" to complete full title. For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values 2.9.2 FIFO FIGURE 2-36: FIFO MODEL # 2.9.2.1 Timing Waveforms # FIGURE 2-37: FIFO READ FIGURE 2-38: FIFO WRITE FIGURE 2-39: FIFO RESET FIGURE 2-40: FIFO EMPTY FLAG AND AEMPTY FLAG ASSERTION FIGURE 2-41: FIFO FULL FLAG AND AFULL FLAG ASSERTION FIGURE 2-42: FIFO EMPTY FLAG AND AEMPTY FLAG DEASSERTION FIGURE 2-43: FIFO FULL FLAG AND AFULL FLAG DEASSERTION # 2.9.2.2 Timing Characteristics TABLE 2-121: FIFO—WORST-CASE AUTOMOTIVE CONDITIONS: $T_J$ = 135 °C, VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |----------------------|---------------------------------------------------|------|------|-------| | t <sub>ENS</sub> | REN, WEN Setup Time | 1.97 | 1.67 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.03 | 0.02 | ns | | t <sub>BKS</sub> | BLK Setup Time | 0.28 | 0.32 | ns | | t <sub>BKH</sub> | BLK Hold Time | 0.00 | 0.00 | ns | | t <sub>DS</sub> | Input Data (WD) Setup Time | 0.26 | 0.22 | ns | | t <sub>DH</sub> | Input Data (WD) Hold Time | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on RD (flow-through) | 3.37 | 2.86 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on RD (pipelined) | 1.28 | 1.09 | ns | | t <sub>RCKEF</sub> | RCLK High to Empty Flag Valid | 2.45 | 2.09 | ns | | t <sub>WCKFF</sub> | WCLK High to Full Flag Valid | 2.33 | 1.98 | ns | | t <sub>CKAF</sub> | Clock High to Almost Empty/Full Flag Valid | 8.85 | 7.53 | ns | | t <sub>RSTFG</sub> | RESET Low to Empty/Full Flag Valid | 2.42 | 2.06 | ns | | t <sub>RSTAF</sub> | RESET Low to Almost Empty/Full Flag Valid | 8.76 | 7.45 | ns | | t <sub>RSTBQ</sub> | RESET Low to Data Out Low on RD (flow-through) | 1.32 | 1.12 | ns | | | RESET Low to Data Out Low on RD (pipelined) | 1.32 | 1.12 | ns | | t <sub>REMRSTB</sub> | RESET Removal | 0.41 | 0.35 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 2.14 | 1.82 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 0.30 | 0.26 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 4.62 | 3.93 | ns | | F <sub>MAX</sub> | Maximum Frequency for FIFO | 217 | 255 | MHz | **Note:** For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-122: FIFO—WORST-CASE AUTOMOTIVE CONDITIONS: $T_J = 115$ °C, VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |--------------------|---------------------------------------------------|------|------|-------| | t <sub>ENS</sub> | REN, WEN Setup Time | 1.93 | 1.64 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.03 | 0.02 | ns | | t <sub>BKS</sub> | BLK Setup Time | 0.27 | 0.32 | ns | | t <sub>BKH</sub> | BLK Hold Time | 0.00 | 0.00 | ns | | t <sub>DS</sub> | Input Data (WD) Setup Time | 0.26 | 0.22 | ns | | t <sub>DH</sub> | Input Data (WD) Hold Time | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on RD (flow-through) | 3.30 | 2.81 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on RD (pipelined) | 1.25 | 1.07 | ns | | t <sub>RCKEF</sub> | RCLK High to Empty Flag Valid | 2.41 | 2.05 | ns | | t <sub>WCKFF</sub> | WCLK High to Full Flag Valid | 2.29 | 1.95 | ns | | t <sub>CKAF</sub> | Clock High to Almost Empty/Full Flag Valid | 8.68 | 7.38 | ns | | t <sub>RSTFG</sub> | RESET Low to Empty/Full Flag Valid | 2.37 | 2.02 | ns | | t <sub>RSTAF</sub> | RESET Low to Almost Empty/Full Flag Valid | 8.59 | 7.30 | ns | | t <sub>RSTBQ</sub> | RESET Low to Data Out Low on RD (flow-through) | 1.29 | 1.10 | ns | | | RESET Low to Data Out Low on RD (pipelined) | 1.29 | 1.10 | ns | **Note:** For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. TABLE 2-122: FIFO—WORST-CASE AUTOMOTIVE CONDITIONS: $T_J = 115$ °C, VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |----------------------|----------------------------|------|------|-------| | t <sub>REMRSTB</sub> | RESET Removal | 0.40 | 0.34 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 2.10 | 1.79 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 0.30 | 0.25 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 4.53 | 3.85 | ns | | F <sub>MAX</sub> | Maximum Frequency for FIFO | 221 | 260 | MHz | **Note:** For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values ### 2.10 Embedded FlashROM Characteristics FIGURE 2-44: TIMING DIAGRAM ## 2.10.1 TIMING CHARACTERISTICS TABLE 2-123: EMBEDDED FLASHROM ACCESS TIME—AUTOMOTIVE-CASE CONDITIONS: $T_J = 135$ °C, WORST-CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |-------------------|-------------------------|-------|-------|-------| | t <sub>SU</sub> | Address Setup Time | 0.65 | 0.76 | ns | | t <sub>HOLD</sub> | Address Hold Time | 0.00 | 0.00 | ns | | t <sub>CK2Q</sub> | Clock to Out | 19.73 | 23.20 | ns | | F <sub>MAX</sub> | Maximum Clock Frequency | 15 | 15 | MHz | TABLE 2-124: EMBEDDED FLASHROM ACCESS TIME—AUTOMOTIVE-CASE CONDITIONS: $T_J = 115$ °C, WORST-CASE VCC = 1.425V | Parameter | Description | -1 | Std. | Units | |--------------------------------|-------------------------|-------|-------|-------| | t <sub>SU</sub> | Address Setup Time | 0.64 | 0.75 | ns | | t <sub>HOLD</sub> | Address Hold Time | 0.00 | 0.00 | ns | | t <sub>CK2Q</sub> Clock to Out | | 19.35 | 22.74 | ns | | F <sub>MAX</sub> | Maximum Clock Frequency | 15 | 15 | MHz | ## 2.11 JTAG 1532 Characteristics JTAG timing delays do not include JTAG I/Os. To obtain complete JTAG timing, add I/O buffer delays to the corresponding standard selected; refer to the I/O timing characteristics in the Section 2.3, User I/O Characteristics for more details. ## 2.11.1 TIMING CHARACTERISTICS TABLE 2-125: JTAG 1532—COMMERCIAL-CASE CONDITIONS: $T_J$ = 70 °C, WORST-CASE VCC = 1.425V | Parameter | Description | -2 | -1 | Std. | Units | |----------------------|-----------------------------|----|----|------|-------| | t <sub>DISU</sub> | Test Data Input Setup Time | _ | _ | | ns | | t <sub>DIHD</sub> | Test Data Input Hold Time | _ | _ | | ns | | t <sub>TMSSU</sub> | Test Mode Select Setup Time | _ | _ | | ns | | t <sub>TMDHD</sub> | Test Mode Select Hold Time | _ | _ | | ns | | t <sub>TCK2Q</sub> | Clock to Q (data out) | _ | _ | | ns | | t <sub>RSTB2Q</sub> | Reset to Q (data out) | _ | _ | | ns | | F <sub>TCKMAX</sub> | TCK Maximum Frequency | 20 | 20 | 20 | MHz | | t <sub>TRSTREM</sub> | ResetB Removal Time | _ | _ | _ | ns | | t <sub>TRSTREC</sub> | ResetB Recovery Time | | | | ns | | t <sub>TRSTMPW</sub> | ResetB Minimum Pulse | | _ | | ns | **Note:** For specific junction temperature and voltage supply levels, refer to Table 2-5 for derating values. ## 3.0 PIN DESCRIPTIONS AND PACKAGING ## 3.1 Supply Pins #### 3.1.1 GND - GROUND Ground supply voltage to the core, I/O outputs, and I/O logic. ## 3.1.2 GNDQ - GROUND (QUIET) Quiet ground supply voltage to input buffers of I/O banks. Within the package, the GNDQ plane is decoupled from the simultaneous switching noise originated from the output buffer ground domain. This minimizes the noise transfer within the package and improves input signal integrity. GNDQ must always be connected to GND on the board. #### 3.1.3 VCC - CORE SUPPLY VOLTAGE Supply voltage to the FPGA core, nominally 1.5V. VCC is required for powering the JTAG state machine in addition to VJTAG. Even when a device is in bypass mode in a JTAG chain of interconnected devices, both VCC and VJTAG must remain powered to allow JTAG signals to pass through the device. ## 3.1.4 VCCIBX - I/O SUPPLY VOLTAGE Supply voltage to the bank's I/O output buffers and I/O logic. Bx is the I/O bank number. There are up to four I/O banks on Automotive ProASIC 3 devices, plus a dedicated VJTAG bank. Each bank can have a separate VCCI connection. All I/Os in a bank will run off the same VCCIBx supply. VCCI can be 1.5V, 1.8V, 2.5V, or 3.3V, nominal voltage. Unused I/O banks should have their corresponding VCCI pins tied to GND. ### 3.1.5 VMVX - I/O SUPPLY VOLTAGE (QUIET) Quiet supply voltage to the input buffers of each I/O bank. *x* is the bank number. Within the package, the VMV plane biases the input stage of the I/Os in the I/O banks. This minimizes the noise transfer within the package and improves input signal integrity. Each bank must have at least one VMV connection, and no VMV should be left unconnected. All I/Os in a bank run off the same VMVx supply. VMV is used to provide a quiet supply voltage to the input buffers of each I/O bank. VMVx can be 1.5V, 1.8V, 2.5V, or 3.3V, nominal voltage. Unused I/O banks should have their corresponding VMV pins tied to GND. VMV and VCCI should be at the same voltage within a given I/O bank. Used VMV pins must be connected to the corresponding VCCI pins of the same bank (that is, VMV0 to VCCIB0, VMV1 to VCCIB1, etc.). #### 3.1.6 VCCPLA/B/C/D/E/F - PLL SUPPLY VOLTAGE Supply voltage to analog PLL, nominally 1.5V. When the PLLs are not used, the Designer place-and-route tool automatically disables the unused PLLs to lower power consumption. The user should tie unused VCCPLx and VCOMPLx pins to ground. Microchip recommends tying VCCPLx to VCC and using proper filtering circuits to decouple VCC noise from the PLLs. Refer to the PLL Power Supply Decoupling section of the "Clock Conditioning Circuits in IGLOO and ProASIC 3 Devices" chapter of the *Automotive ProASIC3 FPGA Fabric User's Guide* for a complete board solution for the PLL analog power supply and ground. There is one VCCPLF pin on Automotive ProASIC 3 devices. ## 3.1.7 VCOMPLA/B/C/D/E/F - PLL GROUND Ground to analog PLL power supplies. When the PLLs are not used, the Designer place-and-route tool automatically disables the unused PLLs to lower power consumption. The user should tie unused VCCPLx and VCOMPLx pins to ground. There is one VCOMPLF pin on Automotive ProASIC 3 devices. ### 3.1.8 VJTAG - JTAG SUPPLY VOLTAGE Automotive ProASIC 3 devices have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). Isolating the JTAG power supply in a separate I/O bank gives greater flexibility in supply selection and simplifies power supply and PCB design. If the JTAG interface is neither used nor planned for use, the VJTAG pin together with the TRST pin could be tied to GND. It should be noted that VCC is required to be powered for JTAG operation; VJTAG alone is insufficient. If a device is in a JTAG chain of interconnected boards, the board containing the device can be powered down, provided both VJTAG and VCC to the part remain powered; otherwise, JTAG signals will not be able to transition the device, even in bypass mode. Microchip recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail. #### 3.1.9 VPUMP - PROGRAMMING SUPPLY VOLTAGE Automotive ProASIC 3 devices support single-voltage ISP of the configuration flash and FlashROM. For programming, VPUMP should be 3.3V nominal. During normal device operation, VPUMP can be left floating or can be tied (pulled up) to any voltage between 0 V and the VPUMP maximum. Programming power supply voltage (VPUMP) range is listed in the datasheet. When the VPUMP pin is tied to ground, it will shut off the charge pump circuitry, resulting in no sources of oscillation from the charge pump circuitry. For proper programming, $0.01~\mu F$ and $0.33~\mu F$ capacitors (both rated at 16V) are to be connected in parallel across VPUMP and GND, and positioned as close to the FPGA pins as possible. Microchip recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail. #### 3.2 User Pins #### 3.2.1 I/O - USER INPUT/OUTPUT The I/O pin functions as an input, output, tristate, or bidirectional buffer. Input and output signal levels are compatible with the I/O standard selected. During programming, I/Os become tristated and weakly pulled up to VCCI. With VCCI, VMV, and VCC supplies continuously powered up, when the device transitions from programming to operating mode, the I/Os are instantly configured to the desired user configuration. Unused I/Os are configured as follows: - Output buffer is disabled (with tristate value of high impedance) - Input buffer is disabled (with tristate value of high impedance) - · Weak pull-up is programmed #### 3.2.2 GL - GLOBALS GL I/Os have access to certain clock conditioning circuitry (and the PLL) and/or have direct access to the global network (spines). Additionally, the global I/Os can be used as regular I/Os, since they have identical capabilities. Unused GL pins are configured as inputs with pull-up resistors. See more detailed descriptions of global I/O connectivity in the "Clock Conditioning Circuits in IGLOO and ProASIC 3 Devices" chapter of the *Automotive ProASIC3 FPGA Fabric User's Guide*. All inputs labeled GC/GF are direct inputs into the quadrant clocks. For example, if GAA0 is used for an input, GAA1 and GAA2 are no longer available for input to the quadrant globals. All inputs labeled GC/GF are direct inputs into the chip-level globals, and the rest are connected to the quadrant globals. The inputs to the global network are multiplexed, and only one input can be used as a global input. Refer to the "I/O Structures in IGLOO and ProASIC 3 Devices" chapter of the *Automotive ProASIC3 FPGA Fabric User's Guide* for an explanation of the naming of global pins. #### 3.2.3 JTAG PINS Automotive ProASIC 3 devices have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5V to 3.3V (nominal). VCC must also be powered for the JTAG state machine to operate, even if the device is in bypass mode; VJTAG alone is insufficient. Both VJTAG and VCC to the part must be supplied to allow JTAG signals to transition the device. Isolating the JTAG power supply in a separate I/O bank gives greater flexibility in supply selection and simplifies power supply and PCB design. If the JTAG interface is neither used nor planned for use, the VJTAG pin together with the TRST pin could be tied to GND. #### 3.2.4 TCK - TEST CLOCK Test clock input for JTAG boundary scan, ISP, and UJTAG. The TCK pin does not have an internal pull-up/-down resistor. If JTAG is not used, Actel recommends tying off TCK to GND through a resistor placed close to the FPGA pin. This prevents JTAG operation in case TMS enters an undesired state. Note that to operate at all VJTAG voltages, $500\Omega$ to 1 k $\Omega$ will satisfy the requirements. Refer to Table 3-1 for more information. TABLE 3-1: RECOMMENDED TIE-OFF VALUES FOR THE TCK AND TRST PINS | VJTAG | Tie-Off Resistance | |---------------|------------------------------| | VJTAG at 3.3V | 200 $\Omega$ to 1 k $\Omega$ | | VJTAG at 2.5V | $200\Omega$ to 1 k $\Omega$ | | VJTAG at 1.8V | $500\Omega$ to 1 kΩ | | VJTAG at 1.5V | $500\Omega$ to 1 kΩ | - Note 1: Equivalent parallel resistance if more than one device is on the JTAG chain - 2: The TCK pin can be pulled up/down. - 3: The TRST pin is pulled down. #### 3.2.5 TDI - TEST DATA INPUT Serial input for JTAG boundary scan, ISP, and UJTAG usage. There is an internal weak pull-up resistor on the TDI pin. #### 3.2.6 TDO - TEST DATA OUTPUT Serial output for JTAG boundary scan, ISP, and UJTAG usage. #### 3.2.7 TMS - TEST MODE SELECT The TMS pin controls the use of the IEEE 1532 boundary scan pins (TCK, TDI, TDO, TRST). There is an internal weak pull-up resistor on the TMS pin. #### 3.2.8 TRST - BOUNDARY SCAN RESET PIN The TRST pin functions as an active-low input to asynchronously initialize (or reset) the boundary scan circuitry. There is an internal weak pull-up resistor on the TRST pin. If JTAG is not used, an external pull-down resistor could be included to ensure the test access port (TAP) is held in reset mode. The resistor values must be chosen from Table 3-1 and must satisfy the parallel resistance value requirement. The values in Table 3-1 correspond to the resistor recommended when a single device is used, and the equivalent parallel resistor when multiple devices are connected via a JTAG chain. In critical applications, an upset in the JTAG circuit could allow entrance to an undesired JTAG state. In such cases, Actel recommends tying off TRST to GND through a resistor placed close to the FPGA pin. Note that to operate at all VJTAG voltages, $500\Omega$ to 1 k $\Omega$ will satisfy the requirements. ## 3.3 Special Function Pins ### 3.3.1 NC - NO CONNECT This pin is not connected to circuitry within the device. These pins can be driven to any voltage or can be left floating with no effect on the operation of the device. #### 3.3.2 DC - DO NOT CONNECT This pin should not be connected to any signals on the PCB. These pins should be left unconnected. ## 3.4 Packaging Semiconductor technology is constantly shrinking in size while growing in capability and functional integration. To enable next-generation silicon technologies, semiconductor packages have also evolved to provide improved performance and flexibility. Microchip consistently delivers packages that provide the necessary mechanical and environmental protection to ensure consistent reliability and performance. Microchip IC packaging technology efficiently supports high-density FPGAs with large-pin-count Ball Grid Arrays (BGAs), but is also flexible enough to accommodate stringent form factor requirements for Chip Scale Packaging (CSP). In addition, Actel offers a variety of packages designed to meet your most demanding application and economic requirements for today's embedded and mobile systems. ## 3.5 Related Documents #### 3.5.1 USER GUIDES Automotive ProASIC FPGA Fabric User Guide $https://ww1.microchip.com/downloads/aemDocuments/documents/FPGA/ProductDocuments/UserGuides/pa3\_auto\_ug.pdf$ ## 3.5.2 PACKAGING The following documents provide packaging information and device selection for low power flash devices. ### 3.5.2.1 Product Catalog https://ww1.microchip.com/downloads/aemDocuments/documents/FPGA/ProductDocuments/Brochures/igloo\_low-power flash fpgas brochure.pdf Lists devices currently recommended for new designs and the packages available for each member of the family. Use this document or the datasheet tables to determine the best package for your design, and which package drawing to use. ## 3.5.2.2 Package Mechanical Drawings https://ww1.microchip.com/downloads/aemDocuments/documents/FPGA/ProductDocuments/PackagingSpecifications/PD3068-Package Mechanical Drawings Datasheet V62.pdf This document contains the package mechanical drawings for all packages currently or previously supplied by Actel. Use the bookmarks to navigate to the package mechanical drawings. # 4.0 PACKAGE PIN ASSIGNMENTS # 4.1 VQ100 FIGURE 4-1: VQ100 - TOP VIEW **Note:** For Package Manufacturing and Environmental information, visit the Resource Center at https://www.microchip.com/en-us/products/fpgas-and-plds/packaging. | TABLE 4-1: | VQ100 | |------------|-----------------| | Pin Number | A3P060 Function | | 1 ( | GND | | 2 | GAA2/IO51RSB1 | | 3 | IO52RSB1 | | 4 | GAB2/IO53RSB1 | | 5 | IO95RSB1 | | 6 | GAC2/IO94RSB1 | | 7 | IO93RSB1 | | 8 | IO92RSB1 | | 9 | GND | | 10 | GFB1/IO87RSB1 | | 11 ( | GFB0/IO86RSB1 | | 12 | VCOMPLF | | 13 | GFA0/IO85RSB1 | | 14 | VCCPLF | | 15 | GFA1/IO84RSB1 | | 16 | GFA2/IO83RSB1 | | 17 | VCC | | 18 | VCCIB1 | | 19 | GEC1/IO77RSB1 | | 20 | GEB1/IO75RSB1 | | 21 | GEB0/IO74RSB1 | | 22 | GEA1/IO73RSB1 | | 23 | GEA0/IO72RSB1 | | 24 | VMV1 | | 25 | GNDQ | | 26 | GEA2/IO71RSB1 | | 27 | GEB2/IO70RSB1 | | 28 | GEC2/IO69RSB1 | | 29 | IO68RSB1 | | 30 | IO67RSB1 | | 31 | IO66RSB1 | | 32 | IO65RSB1 | | 33 | IO64RSB1 | | | IO63RSB1 | | TABLE 4-1: | VQ100 | |------------|-----------------| | | | | Pin Number | A3P060 Function | | 35 | IO62RSB1 | | 36 | IO61RSB1 | | 37 | VCC | | 38 | GND | | 39 | VCCIB1 | | 40 | IO60RSB1 | | 41 | IO59RSB1 | | 42 | IO58RSB1 | | 43 | IO57RSB1 | | 44 | GDC2/IO56RSB1 | | 45 | GDB2/IO55RSB1 | | 46 | GDA2/IO54RSB1 | | 47 | TCK | | 48 | TDI | | 49 | TMS | | 50 | VMV1 | | 51 | GND | | 52 | VPUMP | | 53 | NC | | 54 | TDO | | 55 | TRST | | 56 | VJTAG | | 57 | GDA1/IO49RSB0 | | 58 | GDC0/IO46RSB0 | | 59 | GDC1/IO45RSB0 | | 60 | GCC2/IO43RSB0 | | 61 | GCB2/IO42RSB0 | | 62 | GCA0/IO40RSB0 | | 63 | GCA1/IO39RSB0 | | 64 | GCC0/IO36RSB0 | | 65 | GCC1/IO35RSB0 | | 66 | VCCIB0 | | 67 | GND | | 68 | VCC | | TABLE 4-1: | VQ100 | |------------|-----------------| | Pin Number | A3P060 Function | | 69 | IO31RSB0 | | 70 | GBC2/IO29RSB0 | | 71 | GBB2/IO27RSB0 | | 72 | IO26RSB0 | | 73 | GBA2/IO25RSB0 | | 74 | VMV0 | | 75 | GNDQ | | 76 | GBA1/IO24RSB0 | | 77 | GBA0/IO23RSB0 | | 78 | GBB1/IO22RSB0 | | 79 | GBB0/IO21RSB0 | | 80 | GBC1/IO20RSB0 | | 81 | GBC0/IO19RSB0 | | 82 | IO18RSB0 | | 83 | IO17RSB0 | | 84 | IO15RSB0 | | 85 | IO13RSB0 | | 86 | IO11RSB0 | | 87 | VCCIB0 | | 88 | GND | | 89 | VCC | | 90 | IO10RSB0 | | 91 | IO09RSB0 | | 92 | IO08RSB0 | | 93 | GAC1/IO07RSB0 | | 94 | GAC0/IO06RSB0 | | 95 | GAB1/IO05RSB0 | | 96 | GAB0/IO04RSB0 | | 97 | GAA1/IO03RSB0 | | 98 | GAA0/IO02RSB0 | | 99 | IO01RSB0 | | 100 | IO00RSB0 | | TABLE 4-2: | VQ100 | |------------|-----------------| | Pin Number | A3P125 Function | | 1 | GND | | 2 | GAA2/IO67RSB1 | | 3 | IO68RSB1 | | 4 | GAB2/IO69RSB1 | | 5 | IO132RSB1 | | 6 | GAC2/IO131RSB1 | | 7 | IO130RSB1 | | 8 | IO129RSB1 | | 9 | GND | | 10 | GFB1/IO124RSB1 | | 11 | GFB0/IO123RSB1 | | 12 | VCOMPLF | | 13 | GFA0/IO122RSB1 | | 14 | VCCPLF | | 15 | GFA1/IO121RSB1 | | 16 | GFA2/IO120RSB1 | | 17 | VCC | | 18 | VCCIB1 | | 19 | GEC0/IO111RSB1 | | 20 | GEB1/IO110RSB1 | | 21 | GEB0/IO109RSB1 | | 22 | GEA1/IO108RSB1 | | 23 | GEA0/IO107RSB1 | | 24 | VMV1 | | 25 | GNDQ | | 26 | GEA2/IO106RSB1 | | 27 | GEB2/IO105RSB1 | | 28 | GEC2/IO104RSB1 | | 29 | IO102RSB1 | | 30 | IO100RSB1 | | 31 | IO99RSB1 | | 32 | IO97RSB1 | | 33 | IO96RSB1 | | 34 | IO95RSB1 | | 35 | IO94RSB1 | | 36 | IO93RSB1 | | 37 | VCC | | 38 | GND | | 39 | VCCIB1 | | 40 | IO87RSB1 | | 41 | IO84RSB1 | | 42 | IO81RSB1 | | 43 | IO75RSB1 | | 44 | GDC2/IO72RSB1 | | TABLE 4-2: | VQ100 | |------------|--------------------------------| | Pin Number | A3P125 Function | | 45 | GDB2/IO71RSB1 | | 46 | GDA2/IO70RSB1 | | 47 | TCK | | 48 | TDI | | 49 | TMS | | 50 | VMV1 | | 51 | GND | | 52 | VPUMP | | 53 | NC | | 54 | TDO | | 55 | TRST | | 56 | VJTAG | | 57 | GDA1/IO65RSB0 | | 58 | GDC0/IO62RSB0 | | 59 | GDC1/IO61RSB0 | | 60 | GCC2/IO59RSB0 | | 61 | GCB2/IO58RSB0 | | 62 | GCA0/IO56RSB0 | | 63 | GCA1/IO55RSB0 | | 64 | GCC0/IO52RSB0 | | 65 | GCC1/IO51RSB0 | | 66 | VCCIB0 | | 67 | GND | | 68 | VCC | | 69 | IO47RSB0 | | 70 | GBC2/IO45RSB0 | | 71 | GBB2/IO43RSB0 | | 72 | IO42RSB0<br>GBA2/IO41RSB0 | | 73 | | | 74 | VMV0<br>GNDQ | | 75<br>76 | | | 77 | GBA1/IO40RSB0<br>GBA0/IO39RSB0 | | 78 | GBB1/IO38RSB0 | | 79 | GBB1/1036RSB0 | | 80 | GBC1/IO36RSB0 | | 81 | GBC0/IO35RSB0 | | 82 | IO32RSB0 | | 83 | IO28RSB0 | | 84 | IO25RSB0 | | 85 | IO22RSB0 | | 86 | IO19RSB0 | | 87 | VCCIB0 | | 88 | GND | | 00 | מאוט | | TABLE 4-2: | VQ100 | |------------|-----------------| | Pin Number | A3P125 Function | | 89 | VCC | | 90 | IO15RSB0 | | 91 | IO13RSB0 | | 92 | IO11RSB0 | | 93 | IO09RSB0 | | 94 | IO07RSB0 | | 95 | GAC1/IO05RSB0 | | 96 | GAC0/IO04RSB0 | | 97 | GAB1/IO03RSB0 | | 98 | GAB0/IO02RSB0 | | 99 | GAA1/IO01RSB0 | | 100 | GAA0/IO00RSB0 | | Pin Number A3P250 Function 1 GND 2 GAA2/IO118UDB3 3 IO118VDB3 4 GAB2/IO117UDB3 5 IO117VDB3 6 GAC2/IO116UDB3 7 IO116VDB3 8 IO112PSB3 9 GND 10 GFB1/IO109PDB3 11 GFB0/IO19NDB3 12 VCOMPLF 13 GFA0/IO108NPB3 14 VCCPLF 15 GFA1/IO108PPB3 16 GFA2/IO107PSB3 17 VCC 18 VCCIB3 19 GFC2/IO105PSB3 20 GEC1/IO100PDB3 21 GEC0/IO100NDB3 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 29 IO93RSB2 30 IO91RSB2 31 <th>TABLE 4-3:</th> <th>VQ100</th> | TABLE 4-3: | VQ100 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------| | 2 GAA2/IO118UDB3 3 IO118VDB3 4 GAB2/IO117UDB3 5 IO117VDB3 6 GAC2/IO116UDB3 7 IO116VDB3 8 IO112PSB3 9 GND 10 GFB1/IO109PDB3 11 GFB0/IO109NDB3 12 VCOMPLF 13 GFA0/IO108NPB3 14 VCCPLF 15 GFA1/IO108PPB3 16 GFA2/IO107PSB3 17 VCC 18 VCCIB3 19 GFC2/IO105PSB3 20 GEC1/IO100PDB3 21 GEC0/IO100NDB3 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 31 IO91RSB2 33 IO88RSB2 | Pin Number | A3P250 Function | | 3 IO118VDB3 4 GAB2/IO117UDB3 5 IO117VDB3 6 GAC2/IO116UDB3 7 IO116VDB3 8 IO112PSB3 9 GND 10 GFB1/IO109PDB3 11 GFB0/IO109NDB3 12 VCOMPLF 13 GFA0/IO108NPB3 14 VCCPLF 15 GFA1/IO108PPB3 16 GFA2/IO107PSB3 17 VCC 18 VCCIB3 19 GFC2/IO105PSB3 20 GEC1/IO100PDB3 21 GEC0/IO100NDB3 22 GEA1/IO98PDB3 23 GEA1/IO98PDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 33 IO88RSB2 | 1 | GND | | 4 GAB2/IO117UDB3 5 IO117VDB3 6 GAC2/IO116UDB3 7 IO116VDB3 8 IO112PSB3 9 GND 10 GFB1/IO109PDB3 11 GFB0/IO109NDB3 12 VCOMPLF 13 GFA0/IO108NPB3 14 VCCPLF 15 GFA1/IO108PPB3 16 GFA2/IO107PSB3 17 VCC 18 VCCIB3 19 GFC2/IO105PSB3 20 GEC1/IO100PDB3 21 GEC0/IO100NDB3 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 33 IO88RSB2 | 2 | GAA2/IO118UDB3 | | 5 IO117VDB3 6 GAC2/IO116UDB3 7 IO116VDB3 8 IO112PSB3 9 GND 10 GFB1/IO109PDB3 11 GFB0/IO109NDB3 12 VCOMPLF 13 GFA0/IO108NPB3 14 VCCPLF 15 GFA1/IO108PPB3 16 GFA2/IO107PSB3 17 VCC 18 VCCIB3 19 GFC2/IO105PSB3 20 GEC1/IO100PDB3 21 GEC0/IO100NDB3 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 33 IO88RSB2 | 3 | IO118VDB3 | | 6 GAC2/IO116UDB3 7 IO116VDB3 8 IO112PSB3 9 GND 10 GFB1/IO109PDB3 11 GFB0/IO109NDB3 12 VCOMPLF 13 GFA0/IO108NPB3 14 VCCPLF 15 GFA1/IO108PPB3 16 GFA2/IO107PSB3 17 VCC 18 VCCIB3 19 GFC2/IO105PSB3 20 GEC1/IO100PDB3 21 GEC0/IO100PDB3 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 33 IO88RSB2 | 4 | GAB2/IO117UDB3 | | 7 IO116VDB3 8 IO112PSB3 9 GND 10 GFB1/IO109PDB3 11 GFB0/IO109NDB3 12 VCOMPLF 13 GFA0/IO108NPB3 14 VCCPLF 15 GFA1/IO108PPB3 16 GFA2/IO107PSB3 17 VCC 18 VCCIB3 19 GFC2/IO105PSB3 20 GEC1/IO100PDB3 21 GEC0/IO100NDB3 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 33 IO88RSB2 | 5 | IO117VDB3 | | 8 | 6 | GAC2/IO116UDB3 | | 9 GND 10 GFB1/IO109PDB3 11 GFB0/IO109NDB3 12 VCOMPLF 13 GFA0/IO108NPB3 14 VCCPLF 15 GFA1/IO108PPB3 16 GFA2/IO107PSB3 17 VCC 18 VCCIB3 19 GFC2/IO105PSB3 20 GEC1/IO100PDB3 21 GEC0/IO100NDB3 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 33 IO88RSB2 | 7 | IO116VDB3 | | 10 GFB1/IO109PDB3 11 GFB0/IO109NDB3 12 VCOMPLF 13 GFA0/IO108NPB3 14 VCCPLF 15 GFA1/IO108PPB3 16 GFA2/IO107PSB3 17 VCC 18 VCCIB3 19 GFC2/IO105PSB3 20 GEC1/IO100PDB3 21 GEC0/IO100NDB3 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 8 | IO112PSB3 | | 11 GFB0/IO109NDB3 12 VCOMPLF 13 GFA0/IO108NPB3 14 VCCPLF 15 GFA1/IO108PPB3 16 GFA2/IO107PSB3 17 VCC 18 VCCIB3 19 GFC2/IO105PSB3 20 GEC1/IO100PDB3 21 GEC0/IO100NDB3 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 9 | GND | | 12 VCOMPLF 13 GFA0/IO108NPB3 14 VCCPLF 15 GFA1/IO108PPB3 16 GFA2/IO107PSB3 17 VCC 18 VCCIB3 19 GFC2/IO105PSB3 20 GEC1/IO100PDB3 21 GEC0/IO100NDB3 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 10 | GFB1/IO109PDB3 | | 13 GFA0/IO108NPB3 14 VCCPLF 15 GFA1/IO108PPB3 16 GFA2/IO107PSB3 17 VCC 18 VCCIB3 19 GFC2/IO105PSB3 20 GEC1/IO100PDB3 21 GEC0/IO100NDB3 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 11 | GFB0/IO109NDB3 | | 14 VCCPLF 15 GFA1/IO108PPB3 16 GFA2/IO107PSB3 17 VCC 18 VCCIB3 19 GFC2/IO105PSB3 20 GEC1/IO100PDB3 21 GEC0/IO100NDB3 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 12 | VCOMPLF | | 15 GFA1/IO108PPB3 16 GFA2/IO107PSB3 17 VCC 18 VCCIB3 19 GFC2/IO105PSB3 20 GEC1/IO100PDB3 21 GEC0/IO100NDB3 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 13 | GFA0/IO108NPB3 | | 16 GFA2/IO107PSB3 17 VCC 18 VCCIB3 19 GFC2/IO105PSB3 20 GEC1/IO100PDB3 21 GEC0/IO100NDB3 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 14 | VCCPLF | | 17 VCC 18 VCCIB3 19 GFC2/IO105PSB3 20 GEC1/IO100PDB3 21 GEC0/IO100NDB3 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 15 | GFA1/IO108PPB3 | | 18 VCCIB3 19 GFC2/IO105PSB3 20 GEC1/IO100PDB3 21 GEC0/IO100NDB3 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 16 | GFA2/IO107PSB3 | | 19 GFC2/IO105PSB3 20 GEC1/IO100PDB3 21 GEC0/IO100NDB3 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 17 | VCC | | 20 GEC1/IO100PDB3 21 GEC0/IO100NDB3 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 18 | VCCIB3 | | 21 GEC0/IO100NDB3 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 19 | GFC2/IO105PSB3 | | 22 GEA1/IO98PDB3 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 20 | GEC1/IO100PDB3 | | 23 GEA0/IO98NDB3 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 21 | GEC0/IO100NDB3 | | 24 VMV3 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 22 | GEA1/IO98PDB3 | | 25 GNDQ 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 23 | GEA0/IO98NDB3 | | 26 GEA2/IO97RSB2 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 24 | VMV3 | | 27 GEB2/IO96RSB2 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 25 | GNDQ | | 28 GEC2/IO95RSB2 29 IO93RSB2 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 26 | GEA2/IO97RSB2 | | 29 | 27 | GEB2/IO96RSB2 | | 30 IO92RSB2 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 28 | GEC2/IO95RSB2 | | 31 IO91RSB2 32 IO90RSB2 33 IO88RSB2 | 29 | IO93RSB2 | | 32 IO90RSB2<br>33 IO88RSB2 | 30 | IO92RSB2 | | 33 IO88RSB2 | 31 | IO91RSB2 | | | 32 | IO90RSB2 | | 34 IO86RSB2 | 33 | IO88RSB2 | | | 34 | IO86RSB2 | | TABLE 4-3: | VQ100 | |------------|-----------------| | Pin Number | A3P250 Function | | 35 | IO85RSB2 | | 36 | IO84RSB2 | | 37 | VCC | | 38 | GND | | 39 | VCCIB2 | | 40 | IO77RSB2 | | 41 | IO74RSB2 | | 42 | IO71RSB2 | | 43 | GDC2/IO63RSB2 | | 44 | GDB2/IO62RSB2 | | 45 | GDA2/IO61RSB2 | | 46 | GNDQ | | 47 | TCK | | 48 | TDI | | 49 | TMS | | 50 | VMV2 | | 51 | GND | | 52 | VPUMP | | 53 | NC | | 54 | TDO | | 55 | TRST | | 56 | VJTAG | | 57 | GDA1/IO60USB1 | | 58 | GDC0/IO58VDB1 | | 59 | GDC1/IO58UDB1 | | 60 | IO52NDB1 | | 61 | GCB2/IO52PDB1 | | 62 | GCA1/IO50PDB1 | | 63 | GCA0/IO50NDB1 | | 64 | GCC0/IO48NDB1 | | 65 | GCC1/IO48PDB1 | | 66 | VCCIB1 | | 67 | GND | | 68 | VCC | | Pin Number A3P250 Function 69 IO43NDB1 70 GBC2/IO43PDB1 71 GBB2/IO42PSB1 72 IO41NDB1 73 GBA2/IO41PDB1 74 VMV1 75 GNDQ 76 GBA1/IO40RSB0 77 GBA0/IO39RSB0 78 GBB1/IO38RSB0 79 GBB0/IO37RSB0 80 GBC1/IO36RSB0 81 GBC0/IO35RSB0 82 IO29RSB0 83 IO27RSB0 84 IO25RSB0 85 IO23RSB0 86 IO21RSB0 87 VCCIB0 88 GND 89 VCC 90 IO15RSB0 91 IO13RSB0 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO01RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 | TABLE 4-3: | VQ100 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------| | 70 | Pin Number | A3P250 Function | | 71 GBB2/IO42PSB1 72 IO41NDB1 73 GBA2/IO41PDB1 74 VMV1 75 GNDQ 76 GBA1/IO40RSB0 77 GBA0/IO39RSB0 78 GBB1/IO38RSB0 79 GBB0/IO37RSB0 80 GBC1/IO36RSB0 81 GBC0/IO35RSB0 82 IO29RSB0 83 IO27RSB0 84 IO25RSB0 85 IO23RSB0 86 IO21RSB0 87 VCCIB0 88 GND 89 VCC 90 IO15RSB0 91 IO13RSB0 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 99 GNDQ | 69 | IO43NDB1 | | 72 | 70 | | | 73 | 71 | GBB2/IO42PSB1 | | 74 VMV1 75 GNDQ 76 GBA1/IO40RSB0 77 GBA0/IO39RSB0 78 GBB1/IO38RSB0 79 GBB0/IO37RSB0 80 GBC1/IO36RSB0 81 GBC0/IO35RSB0 82 IO29RSB0 83 IO27RSB0 84 IO25RSB0 85 IO23RSB0 86 IO21RSB0 87 VCCIB0 88 GND 89 VCC 90 IO15RSB0 91 IO13RSB0 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 99 GNDQ | 72 | IO41NDB1 | | 75 GNDQ 76 GBA1/IO40RSB0 77 GBA0/IO39RSB0 78 GBB1/IO38RSB0 79 GBB0/IO37RSB0 80 GBC1/IO36RSB0 81 GBC0/IO35RSB0 82 IO29RSB0 83 IO27RSB0 84 IO25RSB0 85 IO23RSB0 86 IO21RSB0 87 VCCIB0 88 GND 89 VCC 90 IO15RSB0 91 IO13RSB0 91 IO13RSB0 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 99 GNDQ | 73 | GBA2/IO41PDB1 | | 76 GBA1/IO40RSB0 77 GBA0/IO39RSB0 78 GBB1/IO38RSB0 79 GBB0/IO37RSB0 80 GBC1/IO36RSB0 81 GBC0/IO35RSB0 82 IO29RSB0 83 IO27RSB0 84 IO25RSB0 85 IO23RSB0 86 IO21RSB0 87 VCCIB0 88 GND 89 VCC 90 IO15RSB0 91 IO13RSB0 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 99 GNDQ | 74 | VMV1 | | 77 GBA0/IO39RSB0 78 GBB1/IO38RSB0 79 GBB0/IO37RSB0 80 GBC1/IO36RSB0 81 GBC0/IO35RSB0 82 IO29RSB0 83 IO27RSB0 84 IO25RSB0 85 IO23RSB0 86 IO21RSB0 87 VCCIB0 88 GND 89 VCC 90 IO15RSB0 91 IO13RSB0 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 99 GNDQ | 75 | GNDQ | | 78 GBB1/IO38RSB0 79 GBB0/IO37RSB0 80 GBC1/IO36RSB0 81 GBC0/IO35RSB0 82 IO29RSB0 83 IO27RSB0 84 IO25RSB0 85 IO23RSB0 86 IO21RSB0 87 VCCIB0 88 GND 89 VCC 90 IO15RSB0 91 IO13RSB0 91 IO13RSB0 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 99 GNDQ | 76 | GBA1/IO40RSB0 | | 79 GBB0/IO37RSB0 80 GBC1/IO36RSB0 81 GBC0/IO35RSB0 82 IO29RSB0 83 IO27RSB0 84 IO25RSB0 85 IO23RSB0 86 IO21RSB0 87 VCCIB0 88 GND 89 VCC 90 IO15RSB0 91 IO13RSB0 91 IO13RSB0 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 | 77 | GBA0/IO39RSB0 | | 80 GBC1/IO36RSB0 81 GBC0/IO35RSB0 82 IO29RSB0 83 IO27RSB0 84 IO25RSB0 85 IO23RSB0 86 IO21RSB0 87 VCCIB0 88 GND 89 VCC 90 IO15RSB0 91 IO13RSB0 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 | 78 | GBB1/IO38RSB0 | | 81 GBC0/IO35RSB0 82 IO29RSB0 83 IO27RSB0 84 IO25RSB0 85 IO23RSB0 86 IO21RSB0 87 VCCIB0 88 GND 89 VCC 90 IO15RSB0 91 IO13RSB0 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 99 GNDQ | 79 | GBB0/IO37RSB0 | | 82 IO29RSB0 83 IO27RSB0 84 IO25RSB0 85 IO23RSB0 86 IO21RSB0 87 VCCIB0 88 GND 89 VCC 90 IO15RSB0 91 IO13RSB0 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 99 GNDQ | 80 | GBC1/IO36RSB0 | | 83 | 81 | GBC0/IO35RSB0 | | 84 IO25RSB0 85 IO23RSB0 86 IO21RSB0 87 VCCIB0 88 GND 89 VCC 90 IO15RSB0 91 IO13RSB0 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 99 GNDQ | 82 | IO29RSB0 | | 85 IO23RSB0 86 IO21RSB0 87 VCCIB0 88 GND 89 VCC 90 IO15RSB0 91 IO13RSB0 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 | 83 | IO27RSB0 | | 86 IO21RSB0 87 VCCIB0 88 GND 89 VCC 90 IO15RSB0 91 IO13RSB0 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 99 GNDQ | 84 | IO25RSB0 | | 87 VCCIB0 88 GND 89 VCC 90 IO15RSB0 91 IO13RSB0 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 99 GNDQ | 85 | IO23RSB0 | | 88 GND 89 VCC 90 IO15RSB0 91 IO13RSB0 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 99 GNDQ | 86 | IO21RSB0 | | 89 VCC 90 IO15RSB0 91 IO13RSB0 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 | 87 | VCCIB0 | | 90 IO15RSB0 91 IO13RSB0 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 99 GNDQ | 88 | GND | | 91 IO13RSB0 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 99 GNDQ | 89 | VCC | | 92 IO11RSB0 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 99 GNDQ | 90 | IO15RSB0 | | 93 GAC1/IO05RSB0 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 99 GNDQ | 91 | IO13RSB0 | | 94 GAC0/IO04RSB0 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 99 GNDQ | 92 | IO11RSB0 | | 95 GAB1/IO03RSB0 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 99 GNDQ | 93 | GAC1/IO05RSB0 | | 96 GAB0/IO02RSB0 97 GAA1/IO01RSB0 98 GAA0/IO00RSB0 99 GNDQ | 94 | GAC0/IO04RSB0 | | 97 GAA1/IO01RSB0<br>98 GAA0/IO00RSB0<br>99 GNDQ | 95 | GAB1/IO03RSB0 | | 98 GAA0/IO00RSB0<br>99 GNDQ | 96 | GAB0/IO02RSB0 | | 99 GNDQ | 97 | GAA1/IO01RSB0 | | | 98 | GAA0/IO00RSB0 | | 100 VMV0 | 99 | GNDQ | | | 100 | VMV0 | ## 4.2 QN132 ## FIGURE 4-2: QN132 - BOTTOM VIEW **Note:** The die attach paddle center of the package is tied to ground (GND). **Note:** For Package Manufacturing and Environmental information, visit the Resource Center at <a href="https://www.microchip.com/en-us/products/fpgas-and-plds/packaging">https://www.microchip.com/en-us/products/fpgas-and-plds/packaging</a>. | TABLE 4-4: | QN132 | |------------|-----------------| | Pin Number | A3P125 Function | | A1 | GAB2/IO69RSB1 | | A2 | IO130RSB1 | | A3 | VCCIB1 | | A4 | GFC1/IO126RSB1 | | A5 | GFB0/IO123RSB1 | | A6 | VCCPLF | | A7 | GFA1/IO121RSB1 | | A8 | GFC2/IO118RSB1 | | A9 | IO115RSB1 | | A10 | VCC | | A11 | GEB1/IO110RSB1 | | A12 | GEA0/IO107RSB1 | | A13 | GEC2/IO104RSB1 | | A14 | IO100RSB1 | | A15 | VCC | | A16 | IO99RSB1 | | A17 | IO96RSB1 | | A18 | IO94RSB1 | | A19 | IO91RSB1 | | A20 | IO85RSB1 | | A21 | IO79RSB1 | | A22 | VCC | | A23 | GDB2/IO71RSB1 | | A24 | TDI | | A25 | TRST | | A26 | GDC1/IO61RSB0 | | A27 | VCC | | A28 | IO60RSB0 | | A29 | GCC2/IO59RSB0 | | A30 | GCA2/IO57RSB0 | | A31 | GCA0/IO56RSB0 | | A32 | GCB1/IO53RSB0 | | A33 | IO49RSB0 | | A34 | VCC | | A35 | IO44RSB0 | | A36 | GBA2/IO41RSB0 | | A37 | GBB1/IO38RSB0 | | A38 | GBC0/IO35RSB0 | | A39 | VCCIB0 | | A40 | IO28RSB0 | | A41 | IO22RSB0 | | A42 | IO18RSB0 | | A43 | IO14RSB0 | | A44 | IO11RSB0 | | TABLE 4-4: | QN132 | |------------|-----------------| | Pin Number | A3P125 Function | | A45 | IO07RSB0 | | A46 | VCC | | A47 | GAC1/IO05RSB0 | | A48 | GAB0/IO02RSB0 | | B1 | IO68RSB1 | | B2 | GAC2/IO131RSB1 | | B3 | GND | | B4 | GFC0/IO125RSB1 | | B5 | VCOMPLF | | B6 | GND | | B7 | GFB2/IO119RSB1 | | B8 | IO116RSB1 | | B9 | GND | | B10 | GEB0/IO109RSB1 | | B11 | VMV1 | | B12 | GEB2/IO105RSB1 | | B13 | IO101RSB1 | | B14 | GND | | B15 | IO98RSB1 | | B16 | IO95RSB1 | | B17 | GND | | B18 | IO87RSB1 | | B19 | IO81RSB1 | | B20 | GND | | B21 | GNDQ | | B22 | TMS | | B23 | TDO | | B24 | GDC0/IO62RSB0 | | B25 | GND | | B26 | NC | | B27 | GCB2/IO58RSB0 | | B28 | GND | | B29 | GCB0/IO54RSB0 | | B30 | GCC1/IO51RSB0 | | B31 | GND | | B32 | GBB2/IO43RSB0 | | B33 | VMV0 | | B34 | GBA0/IO39RSB0 | | B35 | GBC1/IO36RSB0 | | B36 | GND | | B37 | IO26RSB0 | | B38 | IO21RSB0 | | B39 | GND | | B40 | IO13RSB0 | | | | | TABLE 4-4: | QN132 | |------------|-----------------| | Pin Number | A3P125 Function | | B41 | IO08RSB0 | | B42 | GND | | B43 | GAC0/IO04RSB0 | | B44 | GNDQ | | C1 | GAA2/IO67RSB1 | | C2 | IO132RSB1 | | C3 | VCC | | C4 | GFB1/IO124RSB1 | | C5 | GFA0/IO122RSB1 | | C6 | GFA2/IO120RSB1 | | C7 | IO117RSB1 | | C8 | VCCIB1 | | C9 | GEA1/IO108RSB1 | | C10 | GNDQ | | C11 | GEA2/IO106RSB1 | | C12 | IO103RSB1 | | C13 | VCCIB1 | | C14 | IO97RSB1 | | C15 | IO93RSB1 | | C16 | IO89RSB1 | | C17 | IO83RSB1 | | C18 | VCCIB1 | | C19 | TCK | | C20 | VMV1 | | C21 | VPUMP | | C22 | VJTAG | | C23 | VCCIB0 | | C24 | NC | | C25 | NC | | C26 | GCA1/IO55RSB0 | | C27 | GCC0/IO52RSB0 | | C28 | VCCIB0 | | C29 | IO42RSB0 | | C30 | GNDQ | | C31 | GBA1/IO40RSB0 | | C32 | GBB0/IO37RSB0 | | C33 | VCC | | C34 | IO24RSB0 | | C35 | IO19RSB0 | | C36 | IO16RSB0 | | C37 | IO10RSB0 | | C38 | VCCIB0 | | C39 | GAB1/IO03RSB0 | | C40 | VMV0 | | TABLE 4-4: | QN132 | |------------|-----------------| | Pin Number | A3P125 Function | | D1 | GND | | D2 | GND | | D3 | GND | | D4 | GND | | TABLE 4-5: | QN132 | |------------|-----------------| | Pin Number | A3P250 Function | | A1 | GAB2/IO117UPB3 | | A2 | IO117VPB3 | | A3 | VCCIB3 | | A4 | GFC1/IO110PDB3 | | A5 | GFB0/IO109NPB3 | | A6 | VCCPLF | | A7 | GFA1/IO108PPB3 | | A8 | GFC2/IO105PPB3 | | A9 | IO103NDB3 | | A10 | VCC | | A11 | GEA1/IO98PPB3 | | A12 | GEA0/IO98NPB3 | | A13 | GEC2/IO95RSB2 | | A14 | IO91RSB2 | | A15 | VCC | | A16 | IO90RSB2 | | A17 | IO87RSB2 | | A18 | IO85RSB2 | | A19 | IO82RSB2 | | A20 | IO76RSB2 | | A21 | IO70RSB2 | | A22 | VCC | | A23 | GDB2/IO62RSB2 | | A24 | TDI | | A25 | TRST | | A26 | GDC1/IO58UDB1 | | A27 | VCC | | A28 | IO54NDB1 | | A29 | IO52NDB1 | | A30 | GCA2/IO51PPB1 | | A31 | GCA0/IO50NPB1 | | A32 | GCB1/IO49PDB1 | | A33 | IO47NSB1 | | A34 | VCC | | A35 | IO41NPB1 | | A36 | GBA2/IO41PPB1 | | A37 | GBB1/IO38RSB0 | | A38 | GBC0/IO35RSB0 | | A39 | VCCIB0 | | A40 | IO28RSB0 | | A41 | IO22RSB0 | | A42 | IO18RSB0 | | A43 | IO14RSB0 | | A44 | IO11RSB0 | | TABLE 4-5: | QN132 | |------------|-----------------| | Pin Number | A3P250 Function | | A45 | IO07RSB0 | | A46 | VCC | | A47 | GAC1/IO05RSB0 | | A48 | GAB0/IO02RSB0 | | B1 | IO118VDB3 | | B2 | GAC2/IO116UDB3 | | B3 | GND | | B4 | GFC0/IO110NDB3 | | B5 | VCOMPLF | | B6 | GND | | B7 | GFB2/IO106PSB3 | | B8 | IO103PDB3 | | B9 | GND | | B10 | GEB0/IO99NDB3 | | B11 | VMV3 | | B12 | GEB2/IO96RSB2 | | B13 | IO92RSB2 | | B14 | GND | | B15 | IO89RSB2 | | B16 | IO86RSB2 | | B17 | GND | | B18 | IO78RSB2 | | B19 | IO72RSB2 | | B20 | GND | | B21 | GNDQ | | B22 | TMS | | B23 | TDO | | B24 | GDC0/IO58VDB1 | | B25 | GND | | B26 | IO54PDB1 | | B27 | GCB2/IO52PDB1 | | B28 | GND | | B29 | GCB0/IO49NDB1 | | B30 | GCC1/IO48PDB1 | | B31 | GND | | B32 | GBB2/IO42PDB1 | | B33 | VMV1 | | B34 | GBA0/IO39RSB0 | | B35 | GBC1/IO36RSB0 | | B36 | GND | | B37 | IO26RSB0 | | B38 | IO21RSB0 | | B39 | GND | | B40 | IO13RSB0 | | TABLE 4-5: | QN132 | |------------|-----------------| | Pin Number | A3P250 Function | | B41 | IO08RSB0 | | B42 | GND | | B43 | GAC0/IO04RSB0 | | B44 | GNDQ | | C1 | GAA2/IO118UDB3 | | C2 | IO116VDB3 | | C3 | VCC | | C4 | GFB1/IO109PPB3 | | C5 | GFA0/IO108NPB3 | | C6 | GFA2/IO107PSB3 | | C7 | IO105NPB3 | | C8 | VCCIB3 | | C9 | GEB1/IO99PDB3 | | C10 | GNDQ | | C11 | GEA2/IO97RSB2 | | C12 | IO94RSB2 | | C13 | VCCIB2 | | C14 | IO88RSB2 | | C15 | IO84RSB2 | | C16 | IO80RSB2 | | C17 | IO74RSB2 | | C18 | VCCIB2 | | C19 | TCK | | C20 | VMV2 | | C21 | VPUMP | | C22 | VJTAG | | C23 | VCCIB1 | | C24 | IO53NSB1 | | C25 | IO51NPB1 | | C26 | GCA1/IO50PPB1 | | C27 | GCC0/IO48NDB1 | | C28 | VCCIB1 | | C29 | IO42NDB1 | | C30 | GNDQ | | C31 | GBA1/IO40RSB0 | | C32 | GBB0/IO37RSB0 | | C33 | VCC | | C34 | IO24RSB0 | | C35 | IO19RSB0 | | C36 | IO16RSB0 | | C37 | IO10RSB0 | | C38 | VCCIB0 | | C39 | GAB1/IO03RSB0 | | C40 | VMV0 | | TABLE 4-5: | QN132 | |------------|-----------------| | Pin Number | A3P250 Function | | D1 | GND | | D2 | GND | | D3 | GND | | D4 | GND | ## 4.3 FG144 ## FIGURE 4-3: FG144 - BOTTOM VIEW | | | | | | | A1 | Ball | Pad | Corne | er — | | | |----|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|---| | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | / | | 0 | 0 | $\bigcirc$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | А | | 0 | $\bigcirc$ 0 | $\bigcirc$ | В | | 0 | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | 0 | $\bigcirc$ | $\bigcirc$ | 0 | $\bigcirc$ | С | | 0 | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | 0 | $\bigcirc$ | $\bigcirc$ | 0 | $\bigcirc$ | D | | 0 | $\bigcirc$ 0 | $\bigcirc$ | E | | 0 | $\bigcirc$ 0 | $\bigcirc$ | F | | 0 | $\bigcirc$ 0 | $\bigcirc$ | G | | 0 | $\bigcirc$ 0 | $\bigcirc$ | Н | | 0 | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | 0 | $\bigcirc$ | $\bigcirc$ | 0 | $\bigcirc$ | J | | 0 | $\bigcirc$ K | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\bigcirc$ | L | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | М | **Note:** For Package Manufacturing and Environmental information, visit the Resource Center at <a href="https://www.microchip.com/en-us/products/fpgas-and-plds/packaging">https://www.microchip.com/en-us/products/fpgas-and-plds/packaging</a>. | TABLE 4-6: | FG144 | |------------|-----------------| | Pin Number | A3P060 Function | | A1 | GNDQ | | A2 | VMV0 | | A3 | GAB0/IO04RSB0 | | A4 | GAB1/IO05RSB0 | | A5 | IO08RSB0 | | A6 | GND | | A7 | IO11RSB0 | | A8 | VCC | | A9 | IO16RSB0 | | A10 | GBA0/IO23RSB0 | | A11 | GBA1/IO24RSB0 | | A12 | GNDQ | | B1 | GAB2/IO53RSB1 | | B2 | GND | | B3 | GAA0/IO02RSB0 | | B4 | GAA1/IO03RSB0 | | B5 | IO00RSB0 | | B6 | IO10RSB0 | | B7 | IO12RSB0 | | B8 | IO14RSB0 | | B9 | GBB0/IO21RSB0 | | B10 | GBB1/IO22RSB0 | | B11 | GND | | B12 | VMV0 | | C1 | IO95RSB1 | | C2 | GFA2/IO83RSB1 | | C3 | GAC2/IO94RSB1 | | C4 | VCC | | C5 | IO01RSB0 | | C6 | IO09RSB0 | | C7 | IO13RSB0 | | C8 | IO15RSB0 | | C9 | IO17RSB0 | | C10 | GBA2/IO25RSB0 | | C11 | IO26RSB0 | | C12 | GBC2/IO29RSB0 | | D1 | IO91RSB1 | | D2 | IO92RSB1 | | D3 | IO93RSB1 | | D4 | GAA2/IO51RSB1 | | D5 | GAC0/IO06RSB0 | | D6 | GAC1/IO07RSB0 | | D7 | GBC0/IO19RSB0 | | | GBC1/IO20RSB0 | | TABLE 4-6: | FG144 | |------------|-----------------| | Pin Number | A3P060 Function | | D9 | GBB2/IO27RSB0 | | D10 | IO18RSB0 | | D11 | IO28RSB0 | | D12 | GCB1/IO37RSB0 | | E1 | VCC | | E2 | GFC0/IO88RSB1 | | E3 | GFC1/IO89RSB1 | | E4 | VCCIB1 | | E5 | IO52RSB1 | | E6 | VCCIB0 | | E7 | VCCIB0 | | E8 | GCC1/IO35RSB0 | | E9 | VCCIB0 | | E10 | VCC | | E11 | GCA0/IO40RSB0 | | E12 | IO30RSB0 | | F1 | GFB0/IO86RSB1 | | F2 | VCOMPLF | | F3 | GFB1/IO87RSB1 | | F4 | IO90RSB1 | | F5 | GND | | F6 | GND | | F7 | GND | | F8 | GCC0/IO36RSB0 | | F9 | GCB0/IO38RSB0 | | F10 | GND | | F11 | GCA1/IO39RSB0 | | F12 | GCA2/IO41RSB0 | | G1 | GFA1/IO84RSB1 | | G2 | GND | | G3 | VCCPLF | | G4 | GFA0/IO85RSB1 | | G5 | GND | | G6 | GND | | G7 | GND | | G8 | GDC1/IO45RSB0 | | G9 | IO32RSB0 | | G10 | GCC2/IO43RSB0 | | G11 | IO31RSB0 | | G12 | GCB2/IO42RSB0 | | H1 | VCC | | H2 | GFB2/IO82RSB1 | | H3 | GFC2/IO81RSB1 | | H4 | GEC1/IO77RSB1 | | | | | TABLE 4-6: | FG144 | |------------|-----------------| | Pin Number | A3P060 Function | | H5 | VCC | | H6 | IO34RSB0 | | H7 | IO44RSB0 | | H8 | GDB2/IO55RSB1 | | H9 | GDC0/IO46RSB0 | | H10 | VCCIB0 | | H11 | IO33RSB0 | | H12 | VCC | | J1 | GEB1/IO75RSB1 | | J2 | IO78RSB1 | | J3 | VCCIB1 | | J4 | GEC0/IO76RSB1 | | J5 | IO79RSB1 | | J6 | IO80RSB1 | | J7 | VCC | | J8 | TCK | | J9 | GDA2/IO54RSB1 | | J10 | TDO | | J11 | GDA1/IO49RSB0 | | J12 | GDB1/IO47RSB0 | | K1 | GEB0/IO74RSB1 | | K2 | GEA1/IO73RSB1 | | K3 | GEA0/IO72RSB1 | | K4 | GEA2/IO71RSB1 | | K5 | IO65RSB1 | | K6 | IO64RSB1 | | K7 | GND | | K8 | IO57RSB1 | | K9 | GDC2/IO56RSB1 | | K10 | GND | | K11 | GDA0/IO50RSB0 | | K12 | GDB0/IO48RSB0 | | L1 | GND | | L2 | VMV1 | | L3 | GEB2/IO70RSB1 | | L4 | IO67RSB1 | | L5 | VCCIB1 | | L6 | IO62RSB1 | | L7 | IO59RSB1 | | L8 | IO58RSB1 | | L9 | TMS | | L10 | VJTAG | | L11 | VMV1 | | L12 | TRST | | | | | TABLE 4-6: | FG144 | |------------|-----------------| | Pin Number | A3P060 Function | | M1 | GNDQ | | M2 | GEC2/IO69RSB1 | | M3 | IO68RSB1 | | M4 | IO66RSB1 | | M5 | IO63RSB1 | | M6 | IO61RSB1 | | M7 | IO60RSB1 | | M8 | NC | | M9 | TDI | | M10 | VCCIB1 | | M11 | VPUMP | | M12 | GNDQ | | TABLE 4-7: | FG144 | |------------|-----------------| | Pin Number | A3P125 Function | | A1 | GNDQ | | A2 | VMV0 | | A3 | GAB0/IO02RSB0 | | A4 | GAB1/IO03RSB0 | | A5 | IO11RSB0 | | A6 | GND | | A7 | IO18RSB0 | | A8 | VCC | | A9 | IO25RSB0 | | A10 | GBA0/IO39RSB0 | | A11 | GBA1/IO40RSB0 | | A12 | GNDQ | | B1 | GAB2/IO69RSB1 | | B2 | GND | | B3 | GAA0/IO00RSB0 | | B4 | GAA1/IO01RSB0 | | B5 | IO08RSB0 | | B6 | IO14RSB0 | | B7 | IO19RSB0 | | B8 | IO22RSB0 | | B9 | GBB0/IO37RSB0 | | B10 | GBB1/IO38RSB0 | | B11 | GND | | B12 | VMV0 | | C1 | IO132RSB1 | | C2 | GFA2/IO120RSB1 | | C3 | GAC2/IO131RSB1 | | C4 | VCC | | C5 | IO10RSB0 | | C6 | IO12RSB0 | | C7 | IO21RSB0 | | C8 | IO24RSB0 | | C9 | IO27RSB0 | | C10 | GBA2/IO41RSB0 | | C11 | IO42RSB0 | | C12 | GBC2/IO45RSB0 | | D1 | IO128RSB1 | | D2 | IO129RSB1 | | D3 | IO130RSB1 | | D4 | GAA2/IO67RSB1 | | D5 | GAC0/IO04RSB0 | | D6 | GAC1/IO05RSB0 | | D7 | GBC0/IO35RSB0 | | D8 | GBC1/IO36RSB0 | | TABLE 4-7: | FG144 | |------------|----------------------| | | | | Pin Number | A3P125 Function | | D9 | GBB2/IO43RSB0 | | D10 | IO28RSB0 | | D11 | IO44RSB0 | | D12 | GCB1/IO53RSB0<br>VCC | | E1<br>E2 | GFC0/IO125RSB1 | | E3 | GFC0/IO125RSB1 | | E4 | VCCIB1 | | E5 | IO68RSB1 | | E6 | VCCIB0 | | E7 | VCCIB0 | | E8 | GCC1/IO51RSB0 | | F9 | VCCIB0 | | E10 | VCCIBO | | E11 | GCA0/IO56RSB0 | | E12 | IO46RSB0 | | F1 | GFB0/IO123RSB1 | | F2 | VCOMPLF | | F3 | GFB1/IO124RSB1 | | F4 | IO127RSB1 | | F5 | GND | | F6 | GND | | F7 | GND | | F8 | GCC0/IO52RSB0 | | F9 | GCB0/IO54RSB0 | | F10 | GND | | F11 | GCA1/IO55RSB0 | | F12 | GCA2/IO57RSB0 | | G1 | GFA1/IO121RSB1 | | G2 | GND | | G3 | VCCPLF | | G4 | GFA0/IO122RSB1 | | G5 | GND | | G6 | GND | | G7 | GND | | G8 | GDC1/IO61RSB0 | | G9 | IO48RSB0 | | G10 | GCC2/IO59RSB0 | | G11 | IO47RSB0 | | G12 | GCB2/IO58RSB0 | | H1 | VCC | | H2 | GFB2/IO119RSB1 | | H3 | GFC2/IO118RSB1 | | H4 | GEC1/IO112RSB1 | | | | | TABLE 4-7: | FG144 | |------------|-----------------| | Pin Number | A3P125 Function | | H5 | VCC | | H6 | IO50RSB0 | | H7 | IO60RSB0 | | H8 | GDB2/IO71RSB1 | | H9 | GDC0/IO62RSB0 | | H10 | VCCIB0 | | H11 | IO49RSB0 | | H12 | VCC | | J1 | GEB1/IO110RSB1 | | J2 | IO115RSB1 | | J3 | VCCIB1 | | J4 | GEC0/IO111RSB1 | | J5 | IO116RSB1 | | J6 | IO117RSB1 | | J7 | VCC | | J8 | TCK | | J9 | GDA2/IO70RSB1 | | J10 | TDO | | J11 | GDA1/IO65RSB0 | | J12 | GDB1/IO63RSB0 | | K1 | GEB0/IO109RSB1 | | K2 | GEA1/IO108RSB1 | | K3 | GEA0/IO107RSB1 | | K4 | GEA2/IO106RSB1 | | K5 | IO100RSB1 | | K6 | IO98RSB1 | | K7 | GND | | K8 | IO73RSB1 | | K9 | GDC2/IO72RSB1 | | K10 | GND | | K11 | GDA0/IO66RSB0 | | K12 | GDB0/IO64RSB0 | | L1 | GND | | L2 | VMV1 | | L3 | GEB2/IO105RSB1 | | L4 | IO102RSB1 | | L5 | VCCIB1 | | L6 | IO95RSB1 | | L7 | IO85RSB1 | | L8 | IO74RSB1 | | L9 | TMS | | L10 | VJTAG | | L11 | VMV1 | | L12 | TRST | | 1 | i . | | TABLE 4-7: | FG144 | |------------|-----------------| | Pin Number | A3P125 Function | | M1 | GNDQ | | M2 | GEC2/IO104RSB1 | | M3 | IO103RSB1 | | M4 | IO101RSB1 | | M5 | IO97RSB1 | | M6 | IO94RSB1 | | M7 | IO86RSB1 | | M8 | IO75RSB1 | | M9 | TDI | | M10 | VCCIB1 | | M11 | VPUMP | | M12 | GNDQ | | TABLE 4-8: | FG144 | |------------|-----------------| | Pin Number | A3P250 Function | | A1 | GNDQ | | A2 | VMV0 | | A3 | GAB0/IO02RSB0 | | A4 | GAB1/IO03RSB0 | | A5 | IO16RSB0 | | A6 | GND | | A7 | IO29RSB0 | | A8 | VCC | | A9 | IO33RSB0 | | A10 | GBA0/IO39RSB0 | | A11 | GBA1/IO40RSB0 | | A12 | GNDQ | | B1 | GAB2/IO117UDB3 | | B2 | GND | | B3 | GAA0/IO00RSB0 | | B4 | GAA1/IO01RSB0 | | B5 | IO14RSB0 | | B6 | IO19RSB0 | | B7 | IO22RSB0 | | B8 | IO30RSB0 | | B9 | GBB0/IO37RSB0 | | B10 | GBB1/IO38RSB0 | | B11 | GND | | B12 | VMV1 | | C1 | IO117VDB3 | | C2 | GFA2/IO107PPB3 | | C3 | GAC2/IO116UDB3 | | C4 | VCC | | C5 | IO12RSB0 | | C6 | IO17RSB0 | | C7 | IO24RSB0 | | C8 | IO31RSB0 | | C9 | IO34RSB0 | | C10 | GBA2/IO41PDB1 | | C11 | IO41NDB1 | | C12 | GBC2/IO43PPB1 | | D1 | IO112NDB3 | | D2 | IO112PDB3 | | D3 | IO116VDB3 | | D4 | GAA2/IO118UPB3 | | D5 | GAC0/IO04RSB0 | | D6 | GAC1/IO05RSB0 | | D7 | GBC0/IO35RSB0 | | D8 | GBC1/IO36RSB0 | | TABLE 4-8: | FG144 | |------------|-----------------| | Pin Number | A3P250 Function | | D9 | GBB2/IO42PDB1 | | D10 | IO42NDB1 | | D11 | IO43NPB1 | | D12 | GCB1/IO49PPB1 | | E1 | VCC | | E2 | GFC0/IO110NDB3 | | E3 | GFC1/IO110PDB3 | | E4 | VCCIB3 | | E5 | IO118VPB3 | | E6 | VCCIB0 | | E7 | VCCIB0 | | E8 | GCC1/IO48PDB1 | | E9 | VCCIB1 | | E10 | VCC | | E11 | GCA0/IO50NDB1 | | E12 | IO51NDB1 | | F1 | GFB0/IO109NPB3 | | F2 | VCOMPLF | | F3 | GFB1/IO109PPB3 | | F4 | IO107NPB3 | | F5 | GND | | F6 | GND | | F7 | GND | | F8 | GCC0/IO48NDB1 | | F9 | GCB0/IO49NPB1 | | F10 | GND | | F11 | GCA1/IO50PDB1 | | F12 | GCA2/IO51PDB1 | | G1 | GFA1/IO108PPB3 | | G2 | GND | | G3 | VCCPLF | | G4 | GFA0/IO108NPB3 | | G5 | GND | | G6 | GND | | G7 | GND | | G8 | GDC1/IO58UPB1 | | G9 | IO53NDB1 | | G10 | GCC2/IO53PDB1 | | G11 | IO52NDB1 | | G12 | GCB2/IO52PDB1 | | H1 | VCC | | H2 | GFB2/IO106PDB3 | | H3 | GFC2/IO105PSB3 | | H4 | GEC1/IO100PDB3 | | | | | TABLE 4-8: | FG144 | |------------|-----------------| | Pin Number | A3P250 Function | | H5 | VCC | | H6 | IO79RSB2 | | H7 | IO65RSB2 | | H8 | GDB2/IO62RSB2 | | H9 | GDC0/IO58VPB1 | | H10 | VCCIB1 | | H11 | IO54PSB1 | | H12 | VCC | | J1 | GEB1/IO99PDB3 | | J2 | IO106NDB3 | | J3 | VCCIB3 | | J4 | GEC0/IO100NDB3 | | J5 | IO88RSB2 | | J6 | IO81RSB2 | | J7 | VCC | | J8 | TCK | | J9 | GDA2/IO61RSB2 | | J10 | TDO | | J11 | GDA1/IO60UDB1 | | J12 | GDB1/IO59UDB1 | | K1 | GEB0/IO99NDB3 | | K2 | GEA1/IO98PDB3 | | K3 | GEA0/IO98NDB3 | | K4 | GEA2/IO97RSB2 | | K5 | IO90RSB2 | | K6 | IO84RSB2 | | K7 | GND | | K8 | IO66RSB2 | | K9 | GDC2/IO63RSB2 | | K10 | GND | | K11 | GDA0/IO60VDB1 | | K12 | GDB0/IO59VDB1 | | L1 | GND | | L2 | VMV3 | | L3 | GEB2/IO96RSB2 | | L4 | IO91RSB2 | | L5 | VCCIB2 | | L6 | IO82RSB2 | | L7 | IO80RSB2 | | L8 | IO72RSB2 | | L9 | TMS | | L10 | VJTAG | | L11 | VMV2 | | L12 | TRST | | TABLE 4-8: | FG144 | |------------|-----------------| | Pin Number | A3P250 Function | | M1 | GNDQ | | M2 | GEC2/IO95RSB2 | | M3 | IO92RSB2 | | M4 | IO89RSB2 | | M5 | IO87RSB2 | | M6 | IO85RSB2 | | M7 | IO78RSB2 | | M8 | IO76RSB2 | | M9 | TDI | | M10 | VCCIB2 | | M11 | VPUMP | | M12 | GNDQ | | TABLE 4-9: | FG144 | |------------|------------------| | Pin Number | A3P1000 Function | | A1 | GNDQ | | A2 | VMV0 | | A3 | GAB0/IO02RSB0 | | A4 | GAB1/IO03RSB0 | | A5 | IO10RSB0 | | A6 | GND | | A7 | IO44RSB0 | | A8 | VCC | | A9 | IO69RSB0 | | A10 | GBA0/IO76RSB0 | | A11 | GBA1/IO77RSB0 | | A12 | GNDQ | | B1 | GAB2/IO224PDB3 | | B2 | GND | | B3 | GAA0/IO00RSB0 | | B4 | GAA1/IO01RSB0 | | B5 | IO13RSB0 | | B6 | IO26RSB0 | | B7 | IO35RSB0 | | B8 | IO60RSB0 | | B9 | GBB0/IO74RSB0 | | B10 | GBB1/IO75RSB0 | | B11 | GND | | B12 | VMV1 | | C1 | IO224NDB3 | | C2 | GFA2/IO206PPB3 | | C3 | GAC2/IO223PDB3 | | C4 | VCC | | C5 | IO16RSB0 | | C6 | IO29RSB0 | | C7 | IO32RSB0 | | C8 | IO63RSB0 | | C9 | IO66RSB0 | | C10 | GBA2/IO78PDB1 | | C11 | IO78NDB1 | | C12 | GBC2/IO80PPB1 | | D1 | IO213PDB3 | | D2 | IO213NDB3 | | D3 | IO223NDB3 | | D4 | GAA2/IO225PPB3 | | D5 | GAC0/IO04RSB0 | | D6 | GAC1/IO05RSB0 | | D7 | GBC0/IO72RSB0 | | D8 | GBC1/IO73RSB0 | | TABLE 4-9: | FG144 | |------------|------------------| | Pin Number | A3P1000 Function | | D9 | GBB2/IO79PDB1 | | D10 | IO79NDB1 | | D11 | IO80NPB1 | | D12 | GCB1/IO92PPB1 | | E1 | VCC | | E2 | GFC0/IO209NDB3 | | E3 | GFC1/IO209PDB3 | | E4 | VCCIB3 | | E5 | IO225NPB3 | | E6 | VCCIB0 | | E7 | VCCIB0 | | E8 | GCC1/IO91PDB1 | | E9 | VCCIB1 | | E10 | VCC | | E11 | GCA0/IO93NDB1 | | E12 | IO94NDB1 | | F1 | GFB0/IO208NPB3 | | F2 | VCOMPLF | | F3 | GFB1/IO208PPB3 | | F4 | IO206NPB3 | | F5 | GND | | F6 | GND | | F7 | GND | | F8 | GCC0/IO91NDB1 | | F9 | GCB0/IO92NPB1 | | F10 | GND | | F11 | GCA1/IO93PDB1 | | F12 | GCA2/IO94PDB1 | | G1 | GFA1/IO207PPB3 | | G2 | GND | | G3 | VCCPLF | | G4 | GFA0/IO207NPB3 | | G5 | GND | | G6 | GND | | G7 | GND | | G8 | GDC1/IO111PPB1 | | G9 | IO96NDB1 | | G10 | GCC2/IO96PDB1 | | G11 | IO95NDB1 | | G12 | GCB2/IO95PDB1 | | H1 | VCC | | H2 | GFB2/IO205PDB3 | | H3 | GFC2/IO204PSB3 | | H4 | GEC1/IO190PDB3 | | TABLE 4-9: | FG144 | |------------|------------------| | Pin Number | A3P1000 Function | | H5 | VCC | | H6 | IO105PDB1 | | H7 | IO105NDB1 | | H8 | GDB2/IO115RSB2 | | H9 | GDC0/IO111NPB1 | | H10 | VCCIB1 | | H11 | IO101PSB1 | | H12 | VCC | | J1 | GEB1/IO189PDB3 | | J2 | IO205NDB3 | | J3 | VCCIB3 | | J4 | GEC0/IO190NDB3 | | J5 | IO160RSB2 | | J6 | IO157RSB2 | | J7 | VCC | | J8 | TCK | | J9 | GDA2/IO114RSB2 | | J10 | TDO | | J11 | GDA1/IO113PDB1 | | J12 | GDB1/IO112PDB1 | | K1 | GEB0/IO189NDB3 | | K2 | GEA1/IO188PDB3 | | K3 | GEA0/IO188NDB3 | | K4 | GEA2/IO187RSB2 | | K5 | IO169RSB2 | | K6 | IO152RSB2 | | K7 | GND | | K8 | IO117RSB2 | | K9 | GDC2/IO116RSB2 | | K10 | GND | | K11 | GDA0/IO113NDB1 | | K12 | GDB0/IO112NDB1 | | L1 | GND | | L2 | VMV3 | | L3 | GEB2/IO186RSB2 | | L4 | IO172RSB2 | | L5 | VCCIB2 | | L6 | IO153RSB2 | | L7 | IO144RSB2 | | L8 | IO140RSB2 | | L9 | TMS | | L10 | VJTAG | | L11 | VMV2 | | L12 | TRST | | TABLE 4-9: | FG144 | |------------|------------------| | Pin Number | A3P1000 Function | | M1 | GNDQ | | M2 | GEC2/IO185RSB2 | | M3 | IO173RSB2 | | M4 | IO168RSB2 | | M5 | IO161RSB2 | | M6 | IO156RSB2 | | M7 | IO145RSB2 | | M8 | IO141RSB2 | | M9 | TDI | | M10 | VCCIB2 | | M11 | VPUMP | | M12 | GNDQ | # 4.4 FG256 # FIGURE 4-4: FG256 - BOTTOM VIEW | | A1 Ball Pad Corner - | | |-----------------------------------------|----------------------|--------| | 16 15 14 13 12 11 10 9 8 7 | 6 5 4 3 2 1 | | | 000000000000000000000000000000000000000 | | A<br>B | | 0000000000 | | C<br>D | | 0000000000 | 000000 | E | | 00000000000 | | F<br>G | | 00000000000 | | H<br>J | | 0000000000 | | K<br>L | | 0000000000 | | M | | 00000000000 | 000000 | N<br>P | | | 000000 | R<br>T | **Note:** For Package Manufacturing and Environmental information, visit the Resource Center at <a href="https://www.microchip.com/en-us/products/fpgas-and-plds/packaging">https://www.microchip.com/en-us/products/fpgas-and-plds/packaging</a>. | <b>TABLE 4-10</b> : | FG256 | |---------------------|-----------------| | Pin Number | A3P250 Function | | A1 | GND | | A2 | GAA0/IO00RSB0 | | A3 | GAA1/IO01RSB0 | | A4 | GAB0/IO02RSB0 | | A5 | IO07RSB0 | | A6 | IO10RSB0 | | A7 | IO11RSB0 | | A8 | IO15RSB0 | | A9 | IO20RSB0 | | A10 | IO25RSB0 | | A11 | IO29RSB0 | | A12 | IO33RSB0 | | A13 | GBB1/IO38RSB0 | | A14 | GBA0/IO39RSB0 | | A15 | GBA1/IO40RSB0 | | A16 | GND | | B1 | GAB2/IO117UDB3 | | B2 | GAA2/IO118UDB3 | | B3 | NC | | B4 | GAB1/IO03RSB0 | | B5 | IO06RSB0 | | B6 | IO09RSB0 | | B7 | IO12RSB0 | | B8 | IO16RSB0 | | B9 | IO21RSB0 | | B10 | IO26RSB0 | | B11 | IO30RSB0 | | B12 | GBC1/IO36RSB0 | | B13 | GBB0/IO37RSB0 | | B14 | NC | | B15 | GBA2/IO41PDB1 | | B16 | IO41NDB1 | | C1 | IO117VDB3 | | C2 | IO118VDB3 | | C3 | NC | | C4 | NC | | C5 | GAC0/IO04RSB0 | | C6 | GAC1/IO05RSB0 | | C7 | IO13RSB0 | | C8 | IO17RSB0 | | C9 | IO22RSB0 | | C10 | IO27RSB0 | | C11 | IO31RSB0 | | C12 | GBC0/IO35RSB0 | | | | | <b>TABLE 4-10</b> : | FG256 | |---------------------|-----------------| | Pin Number | A3P250 Function | | C13 | IO34RSB0 | | C14 | NC | | C15 | IO42NPB1 | | C16 | IO44PDB1 | | D1 | IO114VDB3 | | D2 | IO114UDB3 | | D3 | GAC2/IO116UDB3 | | D4 | NC | | D5 | GNDQ | | D6 | IO08RSB0 | | D7 | IO14RSB0 | | D8 | IO18RSB0 | | D9 | IO23RSB0 | | D10 | IO28RSB0 | | D11 | IO32RSB0 | | D12 | GNDQ | | D13 | NC | | D14 | GBB2/IO42PPB1 | | D15 | NC | | D16 | IO44NDB1 | | E1 | IO113PDB3 | | E2 | NC | | E3 | IO116VDB3 | | E4 | IO115UDB3 | | E5 | VMV0 | | E6 | VCCIB0 | | E7 | VCCIB0 | | E8 | IO19RSB0 | | E9 | IO24RSB0 | | E10 | VCCIB0 | | E11 | VCCIB0 | | E12 | VMV1 | | E13 | GBC2/IO43PDB1 | | E14 | IO46RSB1 | | E15 | NC | | E16 | IO45PDB1 | | F1 | IO113NDB3 | | F2 | IO112PPB3 | | F3 | NC | | F4 | IO115VDB3 | | F5 | VCCIB3 | | F6 | GND | | F7 | VCC | | F8 | VCC | | TABLE 4-10: FG256 | | |-------------------|-----------------| | Pin Number | A3P250 Function | | F9 | VCC | | F10 | VCC | | F11 | GND | | F12 | VCCIB1 | | F13 | IO43NDB1 | | F14 | NC | | F15 | IO47PPB1 | | F16 | IO45NDB1 | | G1 | IO111NDB3 | | G2 | IO111PDB3 | | G3 | IO112NPB3 | | G4 | GFC1/IO110PPB3 | | G5 | VCCIB3 | | G6 | VCC | | G7 | GND | | G8 | GND | | G9 | GND | | G10 | GND | | G11 | VCC | | G12 | VCCIB1 | | G13 | GCC1/IO48PPB1 | | G14 | IO47NPB1 | | G15 | IO54PDB1 | | G16 | IO54NDB1 | | H1 | GFB0/IO109NPB3 | | H2 | GFA0/IO108NDB3 | | H3 | GFB1/IO109PPB3 | | H4 | VCOMPLF | | H5 | GFC0/IO110NPB3 | | H6 | VCC | | H7 | GND | | H8 | GND | | H9 | GND | | H10 | GND | | H11 | VCC | | H12 | GCC0/IO48NPB1 | | H13 | GCB1/IO49PPB1 | | H14 | GCA0/IO50NPB1 | | H15 | NC | | H16 | GCB0/IO49NPB1 | | J1 | GFA2/IO107PPB3 | | J2 | GFA1/IO108PDB3 | | J3 | VCCPLF | | J4 | IO106NDB3 | | TABLE 4-10: | FG256 | |-------------|-----------------| | Pin Number | A3P250 Function | | J5 | GFB2/IO106PDB3 | | J6 | VCC | | J7 | GND | | J8 | GND | | J9 | GND | | J10 | GND | | J11 | VCC | | J12 | GCB2/IO52PPB1 | | J13 | GCA1/IO50PPB1 | | J14 | GCC2/IO53PPB1 | | J15 | NC | | J16 | GCA2/IO51PDB1 | | K1 | GFC2/IO105PDB3 | | K2 | IO107NPB3 | | K3 | IO104PPB3 | | K4 | NC | | K5 | VCCIB3 | | K6 | VCC | | K7 | GND | | K8 | GND | | K9 | GND | | K10 | GND | | K11 | VCC | | K12 | VCCIB1 | | K13 | IO52NPB1 | | K14 | IO55RSB1 | | K15 | IO53NPB1 | | K16 | IO51NDB1 | | L1 | IO105NDB3 | | L2 | IO104NPB3 | | L3 | NC | | L4 | IO102RSB3 | | L5 | VCCIB3 | | L6 | GND | | L7 | VCC | | L8 | VCC | | L9 | VCC | | L10 | VCC | | L11 | GND | | L12 | VCCIB1 | | L13 | GDB0/IO59VPB1 | | L14 | IO57VDB1 | | L15 | IO57UDB1 | | L16 | IO56PDB1 | | <b>TABLE 4-10</b> : | FG256 | |---------------------|-----------------| | Pin Number | A3P250 Function | | M1 | IO103PDB3 | | M2 | NC | | M3 | IO101NPB3 | | M4 | GEC0/IO100NPB3 | | M5 | VMV3 | | M6 | VCCIB2 | | M7 | VCCIB2 | | M8 | NC | | M9 | IO74RSB2 | | M10 | VCCIB2 | | M11 | VCCIB2 | | M12 | VMV2 | | M13 | NC | | M14 | GDB1/IO59UPB1 | | M15 | GDC1/IO58UDB1 | | M16 | IO56NDB1 | | N1 | IO103NDB3 | | N2 | IO101PPB3 | | N3 | GEC1/IO100PPB3 | | N4 | NC | | N5 | GNDQ | | N6 | GEA2/IO97RSB2 | | N7 | IO86RSB2 | | N8 | IO82RSB2 | | N9 | IO75RSB2 | | N10 | IO69RSB2 | | N11 | IO64RSB2 | | N12 | GNDQ | | N13 | NC | | N14 | VJTAG | | N15 | GDC0/IO58VDB1 | | N16 | GDA1/IO60UDB1 | | P1 | GEB1/IO99PDB3 | | P2 | GEB0/IO99NDB3 | | P3 | NC | | P4 | NC | | P5 | IO92RSB2 | | P6 | IO89RSB2 | | P7 | IO85RSB2 | | P8 | IO81RSB2 | | P9 | IO76RSB2 | | P10 | IO71RSB2 | | P11 | IO66RSB2 | | | NC | | TABLE 4-10: FG256 | | |-------------------|--| | A3P250 Function | | | TCK | | | VPUMP | | | TRST | | | GDA0/IO60VDB1 | | | GEA1/IO98PDB3 | | | GEA0/IO98NDB3 | | | NC | | | GEC2/IO95RSB2 | | | IO91RSB2 | | | IO88RSB2 | | | IO84RSB2 | | | IO80RSB2 | | | IO77RSB2 | | | IO72RSB2 | | | IO68RSB2 | | | IO65RSB2 | | | GDB2/IO62RSB2 | | | TDI | | | NC | | | TDO | | | GND | | | IO94RSB2 | | | GEB2/IO96RSB2 | | | IO93RSB2 | | | IO90RSB2 | | | IO87RSB2 | | | IO83RSB2 | | | IO79RSB2 | | | IO78RSB2 | | | IO73RSB2 | | | IO70RSB2 | | | GDC2/IO63RSB2 | | | IO67RSB2 | | | GDA2/IO61RSB2 | | | TMS | | | GND | | | | | | TABLE 4-11 | TABLE 4-11: FG256 | | | |------------|-------------------|--|--| | Pin Number | A3P1000 Function | | | | A1 | GND | | | | A2 | GAA0/IO00RSB0 | | | | A3 | GAA1/IO01RSB0 | | | | A4 | GAB0/IO02RSB0 | | | | A5 | IO16RSB0 | | | | A6 | IO22RSB0 | | | | A7 | IO28RSB0 | | | | A8 | IO35RSB0 | | | | A9 | IO45RSB0 | | | | A10 | IO50RSB0 | | | | A11 | IO55RSB0 | | | | A12 | IO61RSB0 | | | | A13 | GBB1/IO75RSB0 | | | | A14 | GBA0/IO76RSB0 | | | | A15 | GBA1/IO77RSB0 | | | | A16 | GND | | | | B1 | GAB2/IO224PDB3 | | | | B2 | GAA2/IO225PDB3 | | | | B3 | GNDQ | | | | B4 | GAB1/IO03RSB0 | | | | B5 | IO17RSB0 | | | | B6 | IO21RSB0 | | | | B7 | IO27RSB0 | | | | B8 | IO34RSB0 | | | | B9 | IO44RSB0 | | | | B10 | IO51RSB0 | | | | B11 | IO57RSB0 | | | | B12 | GBC1/IO73RSB0 | | | | B13 | GBB0/IO74RSB0 | | | | B14 | IO71RSB0 | | | | B15 | GBA2/IO78PDB1 | | | | B16 | IO81PDB1 | | | | C1 | IO224NDB3 | | | | C2 | IO225NDB3 | | | | C3 | VMV3 | | | | C4 | IO11RSB0 | | | | C5 | GAC0/IO04RSB0 | | | | C6 | GAC1/IO05RSB0 | | | | C7 | IO25RSB0 | | | | C8 | IO36RSB0 | | | | C9 | IO42RSB0 | | | | C10 | IO49RSB0 | | | | C11 | IO56RSB0 | | | | C12 | GBC0/IO72RSB0 | | | | | | | | | A3P1000 Function IO62RSB0 VMV0 IO78NDB1 IO81NDB1 IO222NDB3 IO222PDB3 GAC2/IO223PDB3 IO223NDB3 GNDQ IO23RSB0 | |-------------------------------------------------------------------------------------------------------------| | VMV0<br>IO78NDB1<br>IO81NDB1<br>IO222NDB3<br>IO222PDB3<br>GAC2/IO223PDB3<br>IO223NDB3<br>GNDQ | | IO78NDB1 IO81NDB1 IO222NDB3 IO222PDB3 GAC2/IO223PDB3 IO223NDB3 GNDQ | | IO81NDB1<br>IO222NDB3<br>IO222PDB3<br>GAC2/IO223PDB3<br>IO223NDB3<br>GNDQ | | IO222NDB3<br>IO222PDB3<br>GAC2/IO223PDB3<br>IO223NDB3<br>GNDQ | | IO222PDB3<br>GAC2/IO223PDB3<br>IO223NDB3<br>GNDQ | | GAC2/IO223PDB3<br>IO223NDB3<br>GNDQ | | IO223NDB3<br>GNDQ | | GNDQ | | | | IO33DSD0 | | 10231300 | | IO29RSB0 | | IO33RSB0 | | IO46RSB0 | | IO52RSB0 | | IO60RSB0 | | GNDQ | | IO80NDB1 | | GBB2/IO79PDB1 | | IO79NDB1 | | IO82NSB1 | | IO217PDB3 | | IO218PDB3 | | IO221NDB3 | | IO221PDB3 | | VMV0 | | VCCIB0 | | VCCIB0 | | IO38RSB0 | | IO47RSB0 | | VCCIB0 | | VCCIB0 | | VMV1 | | GBC2/IO80PDB1 | | IO83PPB1 | | IO86PPB1 | | IO87PDB1 | | IO217NDB3 | | IO218NDB3 | | IO216PDB3 | | IO216NDB3 | | VCCIB3 | | GND | | VCC | | VCC | | | | Pin Number A3P1000 Function F9 VCC F10 VCC F11 GND F12 VCCIB1 F13 IO83NPB1 F14 IO86NPB1 F15 IO90PPB1 F16 IO87NDB1 G1 IO210PSB3 G2 IO213NDB3 G3 IO213PDB3 G4 GFC1/IO209PPB3 G5 VCCIB3 G6 VCC G7 GND G8 GND G9 GND G10 GND G11 VCC G12 VCCIB1 G13 GCC1/IO91PPB1 G14 IO90NPB1 G15 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCC H7 GND H8 GND H9 GND H10 < | TABLE 4-11: FG256 | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|--| | F10 VCC F11 GND F12 VCCIB1 F13 IO83NPB1 F14 IO86NPB1 F15 IO90PPB1 F16 IO87NDB1 G1 IO210PSB3 G2 IO213NDB3 G3 IO213PDB3 G4 GFC1/IO209PPB3 G5 VCCIB3 G6 VCC G7 GND G8 GND G9 GND G10 GND G11 VCC G12 VCCIB1 G13 GCC1/IO91PPB1 G14 IO90NPB1 G15 IO88PDB1 G16 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 <t< th=""><th>Pin Number</th><th>A3P1000 Function</th></t<> | Pin Number | A3P1000 Function | | | F11 GND F12 VCCIB1 F13 IO83NPB1 F14 IO86NPB1 F15 IO90PPB1 F16 IO87NDB1 G1 IO210PSB3 G2 IO213NDB3 G3 IO213PDB3 G4 GFC1/IO209PPB3 G5 VCCIB3 G6 VCC G7 GND G8 GND G9 GND G10 GND G11 VCC G12 VCCIB1 G13 GCC1/IO91PPB1 G14 IO90NPB1 G15 IO88PDB1 G16 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H15 GCB1/IO92PPB1 H16 GCB0/IO92PPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | F9 | VCC | | | F12 VCCIB1 F13 IO83NPB1 F14 IO86NPB1 F15 IO90PPB1 F16 IO87NDB1 G1 IO210PSB3 G2 IO213NDB3 G3 IO213PDB3 G4 GFC1/IO209PPB3 G5 VCCIB3 G6 VCC G7 GND G8 GND G9 GND G10 GND G11 VCC G12 VCCIB1 G13 GCC1/IO91PPB1 G14 IO90NPB1 G15 IO88PDB1 G16 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H15 GCB1/IO92PPB1 H16 GCB0/IO92PPB1 H17 GCCO/IO91NPB1 H18 GND H19 GND H10 GND H10 GND H10 GND H10 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | F10 | VCC | | | F13 | F11 | GND | | | F14 | F12 | VCCIB1 | | | F15 | F13 | IO83NPB1 | | | F16 IO87NDB1 G1 IO210PSB3 G2 IO213NDB3 G3 IO213PDB3 G4 GFC1/IO209PPB3 G5 VCCIB3 G6 VCC G7 GND G8 GND G9 GND G10 GND G11 VCC G12 VCCIB1 G13 GCC1/IO91PPB1 G14 IO90NPB1 G15 IO88PDB1 G16 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB0/IO92NPB1 H14 GCA0/IO93NPB1 H15 <td>F14</td> <td>IO86NPB1</td> | F14 | IO86NPB1 | | | G1 IO210PSB3 G2 IO213NDB3 G3 IO213PDB3 G4 GFC1/IO209PPB3 G5 VCCIB3 G6 VCC G7 GND G8 GND G9 GND G10 GND G11 VCC G12 VCCIB1 G13 GCC1/IO91PPB1 G14 IO90NPB1 G15 IO88PDB1 G16 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 <td>F15</td> <td>IO90PPB1</td> | F15 | IO90PPB1 | | | G2 IO213NDB3 G3 IO213PDB3 G4 GFC1/IO209PPB3 G5 VCCIB3 G6 VCC G7 GND G8 GND G9 GND G10 GND G11 VCC G12 VCCIB1 G13 GCC1/IO91PPB1 G14 IO90NPB1 G15 IO88PDB1 G16 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 | F16 | IO87NDB1 | | | G3 | G1 | IO210PSB3 | | | G4 GFC1/IO209PPB3 G5 VCCIB3 G6 VCC G7 GND G8 GND G9 GND G10 GND G11 VCC G12 VCCIB1 G13 GCC1/IO91PPB1 G14 IO90NPB1 G15 IO88PDB1 G16 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 | G2 | IO213NDB3 | | | G5 VCCIB3 G6 VCC G7 GND G8 GND G9 GND G10 GND G11 VCC G12 VCCIB1 G13 GCC1/IO91PPB1 G14 IO90NPB1 G15 IO88PDB1 G16 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | G3 | IO213PDB3 | | | G6 VCC G7 GND G8 GND G9 GND G10 GND G11 VCC G12 VCCIB1 G13 GCC1/IO91PPB1 G14 IO90NPB1 G15 IO88PDB1 G16 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | G4 | GFC1/IO209PPB3 | | | G7 GND G8 GND G9 GND G10 GND G11 VCC G12 VCCIB1 G13 GCC1/IO91PPB1 G14 IO90NPB1 G15 IO88PDB1 G16 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | G5 | VCCIB3 | | | G8 GND G9 GND G10 GND G11 VCC G12 VCCIB1 G13 GCC1/IO91PPB1 G14 IO90NPB1 G15 IO88PDB1 G16 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | G6 | VCC | | | G9 GND G10 GND G11 VCC G12 VCCIB1 G13 GCC1/IO91PPB1 G14 IO90NPB1 G15 IO88PDB1 G16 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H15 IO96NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | G7 | GND | | | G10 GND G11 VCC G12 VCCIB1 G13 GCC1/IO91PPB1 G14 IO90NPB1 G15 IO88PDB1 G16 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | G8 | GND | | | G11 VCC G12 VCCIB1 G13 GCC1/IO91PPB1 G14 IO90NPB1 G15 IO88PDB1 G16 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | G9 | GND | | | G12 VCCIB1 G13 GCC1/IO91PPB1 G14 IO90NPB1 G15 IO88PDB1 G16 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | G10 | GND | | | G13 GCC1/IO91PPB1 G14 IO90NPB1 G15 IO88PDB1 G16 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H15 IO96NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | G11 | VCC | | | G14 IO90NPB1 G15 IO88PDB1 G16 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | G12 | VCCIB1 | | | G15 IO88PDB1 G16 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | G13 | GCC1/IO91PPB1 | | | G16 IO88NDB1 H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | G14 | IO90NPB1 | | | H1 GFB0/IO208NPB3 H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | G15 | IO88PDB1 | | | H2 GFA0/IO207NDB3 H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | G16 | IO88NDB1 | | | H3 GFB1/IO208PPB3 H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | H1 | GFB0/IO208NPB3 | | | H4 VCOMPLF H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | H2 | GFA0/IO207NDB3 | | | H5 GFC0/IO209NPB3 H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | H3 | GFB1/IO208PPB3 | | | H6 VCC H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | H4 | VCOMPLF | | | H7 GND H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | H5 | GFC0/IO209NPB3 | | | H8 GND H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | H6 | VCC | | | H9 GND H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | H7 | GND | | | H10 GND H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | H8 | GND | | | H11 VCC H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | H9 | GND | | | H12 GCC0/IO91NPB1 H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | H10 | GND | | | H13 GCB1/IO92PPB1 H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | H11 | VCC | | | H14 GCA0/IO93NPB1 H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | H12 | GCC0/IO91NPB1 | | | H15 IO96NPB1 H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 VCCPLF | H13 | GCB1/IO92PPB1 | | | H16 GCB0/IO92NPB1 J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | H14 | GCA0/IO93NPB1 | | | J1 GFA2/IO206PSB3 J2 GFA1/IO207PDB3 J3 VCCPLF | H15 | IO96NPB1 | | | J2 GFA1/IO207PDB3 J3 VCCPLF | H16 | GCB0/IO92NPB1 | | | J3 VCCPLF | J1 | GFA2/IO206PSB3 | | | | J2 | GFA1/IO207PDB3 | | | IV IOSUEVIDES | J3 | VCCPLF | | | 10203NDD3 | J4 | IO205NDB3 | | | TABLE 4-11: FG256 | | | |-------------------|------------------|--| | Pin Number | A3P1000 Function | | | J5 | GFB2/IO205PDB3 | | | J6 | VCC | | | J7 | GND | | | J8 | GND | | | J9 | GND | | | J10 | GND | | | J11 | VCC | | | J12 | GCB2/IO95PPB1 | | | J13 | GCA1/IO93PPB1 | | | J14 | GCC2/IO96PPB1 | | | J15 | IO100PPB1 | | | J16 | GCA2/IO94PSB1 | | | K1 | GFC2/IO204PDB3 | | | K2 | IO204NDB3 | | | K3 | IO203NDB3 | | | K4 | IO203PDB3 | | | K5 | VCCIB3 | | | K6 | VCC | | | K7 | GND | | | K8 | GND | | | K9 | GND | | | K10 | GND | | | K11 | VCC | | | K12 | VCCIB1 | | | K13 | IO95NPB1 | | | K14 | IO100NPB1 | | | K15 | IO102NDB1 | | | K16 | IO102PDB1 | | | L1 | IO202NDB3 | | | L2 | IO202PDB3 | | | L3 | IO196PPB3 | | | L4 | IO193PPB3 | | | L5 | VCCIB3 | | | L6 | GND | | | L7 | VCC | | | L8 | VCC | | | L9 | VCC | | | L10 | VCC | | | L11 | GND | | | L12 | VCCIB1 | | | L13 | GDB0/IO112NPB1 | | | L14 | IO106NDB1 | | | L15 | IO106PDB1 | | | L16 | IO107PDB1 | | | TABLE 4-11 | : FG256 | |------------|------------------| | Pin Number | A3P1000 Function | | M1 | IO197NSB3 | | M2 | IO196NPB3 | | M3 | IO193NPB3 | | M4 | GEC0/IO190NPB3 | | M5 | VMV3 | | M6 | VCCIB2 | | M7 | VCCIB2 | | M8 | IO147RSB2 | | M9 | IO136RSB2 | | M10 | VCCIB2 | | M11 | VCCIB2 | | M12 | VMV2 | | M13 | IO110NDB1 | | M14 | GDB1/IO112PPB1 | | M15 | GDC1/IO111PDB1 | | M16 | IO107NDB1 | | N1 | IO194PSB3 | | N2 | IO192PPB3 | | N3 | GEC1/IO190PPB3 | | N4 | IO192NPB3 | | N5 | GNDQ | | N6 | GEA2/IO187RSB2 | | N7 | IO161RSB2 | | N8 | IO155RSB2 | | N9 | IO141RSB2 | | N10 | IO129RSB2 | | N11 | IO124RSB2 | | N12 | GNDQ | | N13 | IO110PDB1 | | N14 | VJTAG | | N15 | GDC0/IO111NDB1 | | N16 | GDA1/IO113PDB1 | | P1 | GEB1/IO189PDB3 | | P2 | GEB0/IO189NDB3 | | P3 | VMV2 | | P4 | IO179RSB2 | | P5 | IO171RSB2 | | P6 | IO165RSB2 | | P7 | IO159RSB2 | | P8 | IO151RSB2 | | P9 | IO137RSB2 | | P10 | IO134RSB2 | | P11 | IO128RSB2 | | P12 | VMV1 | | TABLE 4-11 | TABLE 4-11: FG256 | | |------------|-------------------|--| | Pin Number | A3P1000 Function | | | P13 | TCK | | | P14 | VPUMP | | | P15 | TRST | | | P16 | GDA0/IO113NDB1 | | | R1 | GEA1/IO188PDB3 | | | R2 | GEA0/IO188NDB3 | | | R3 | IO184RSB2 | | | R4 | GEC2/IO185RSB2 | | | R5 | IO168RSB2 | | | R6 | IO163RSB2 | | | R7 | IO157RSB2 | | | R8 | IO149RSB2 | | | R9 | IO143RSB2 | | | R10 | IO138RSB2 | | | R11 | IO131RSB2 | | | R12 | IO125RSB2 | | | R13 | GDB2/IO115RSB2 | | | R14 | TDI | | | R15 | GNDQ | | | R16 | TDO | | | T1 | GND | | | T2 | IO183RSB2 | | | T3 | GEB2/IO186RSB2 | | | T4 | IO172RSB2 | | | T5 | IO170RSB2 | | | T6 | IO164RSB2 | | | T7 | IO158RSB2 | | | T8 | IO153RSB2 | | | T9 | IO142RSB2 | | | T10 | IO135RSB2 | | | T11 | IO130RSB2 | | | T12 | GDC2/IO116RSB2 | | | T13 | IO120RSB2 | | | T14 | GDA2/IO114RSB2 | | | T15 | TMS | | | T16 | GND | | ### 4.5 FG484 ### FIGURE 4-5: FG484 - BOTTOM VIEW **Note:** For Package Manufacturing and Environmental information, visit the Resource Center at https://www.microchip.com/en-us/products/fpgas-and-plds/packaging. | <b>TABLE 4-12</b> : | FG484 | |---------------------|------------------| | Pin Number | A3P1000 Function | | A1 | GND | | A2 | GND | | A3 | VCCIB0 | | A4 | IO07RSB0 | | A5 | IO09RSB0 | | A6 | IO13RSB0 | | A7 | IO18RSB0 | | A8 | IO20RSB0 | | A9 | IO26RSB0 | | A10 | IO32RSB0 | | A11 | IO40RSB0 | | A12 | IO41RSB0 | | A13 | IO53RSB0 | | A14 | IO59RSB0 | | A15 | IO64RSB0 | | A16 | IO65RSB0 | | A17 | IO67RSB0 | | A18 | IO69RSB0 | | A19 | NC | | A20 | VCCIB0 | | A21 | GND | | A22 | GND | | B1 | GND | | B2 | VCCIB3 | | B3 | NC | | B4 | IO06RSB0 | | B5 | IO08RSB0 | | B6 | IO12RSB0 | | B7 | IO15RSB0 | | B8 | IO19RSB0 | | B9 | IO24RSB0 | | B10 | IO31RSB0 | | B11 | IO39RSB0 | | B12 | IO48RSB0 | | B13 | IO54RSB0 | | B14 | IO58RSB0 | | B15 | IO63RSB0 | | B16 | IO66RSB0 | | B17 | IO68RSB0 | | B18 | IO70RSB0 | | B19 | NC | | B20 | NC | | B21 | VCCIB1 | | B22 | GND | | TABLE 4 40 | <b>50</b> 404 | |-------------|------------------| | TABLE 4-12: | | | Pin Number | A3P1000 Function | | C1 | VCCIB3 | | C2 | IO220PDB3 | | C3 | NC | | C4 | NC | | C5 | GND | | C6 | IO10RSB0 | | C7 | IO14RSB0 | | C8 | VCC | | C9 | $V_{CC}$ | | C10 | IO30RSB0 | | C11 | IO37RSB0 | | C12 | IO43RSB0 | | C13 | NC | | C14 | VCC | | C15 | VCC | | C16 | NC | | C17 | NC | | C18 | GND | | C19 | NC | | C20 | NC | | C21 | NC | | C22 | VCCIB1 | | D1 | IO219PDB3 | | D2 | IO220NDB3 | | D3 | NC | | D4 | GND | | D5 | GAA0/IO00RSB0 | | D6 | GAA1/IO01RSB0 | | D7 | GAB0/IO02RSB0 | | D8 | IO16RSB0 | | D9 | IO22RSB0 | | D10 | IO28RSB0 | | D11 | IO35RSB0 | | D12 | IO45RSB0 | | D13 | IO50RSB0 | | D14 | IO55RSB0 | | D15 | IO61RSB0 | | D16 | GBB1/IO75RSB0 | | D17 | GBA0/IO76RSB0 | | D18 | GBA1/IO77RSB0 | | D19 | GND | | D20 | NC | | D21 | NC | | D22 | NC | | | | | TABLE 4-12: | FG484 | |-------------|------------------| | Pin Number | A3P1000 Function | | E1 | IO219NDB3 | | E2 | NC | | E3 | GND | | E4 | GAB2/IO224PDB3 | | E5 | GAA2/IO225PDB3 | | E6 | GNDQ | | E7 | GAB1/IO03RSB0 | | E8 | IO17RSB0 | | E9 | IO21RSB0 | | E10 | IO27RSB0 | | E11 | IO34RSB0 | | E12 | IO44RSB0 | | E13 | IO51RSB0 | | E14 | IO57RSB0 | | E15 | GBC1/IO73RSB0 | | E16 | GBB0/IO74RSB0 | | E17 | IO71RSB0 | | E18 | GBA2/IO78PDB1 | | E19 | IO81PDB1 | | E20 | GND | | E21 | NC | | E22 | IO84PDB1 | | F1 | NC | | F2 | IO215PDB3 | | F3 | IO215NDB3 | | F4 | IO224NDB3 | | F5 | IO225NDB3 | | F6 | VMV3 | | F7 | IO11RSB0 | | F8 | GAC0/IO04RSB0 | | F9 | GAC1/IO05RSB0 | | F10 | IO25RSB0 | | F11 | IO36RSB0 | | F12 | IO42RSB0 | | F13 | IO49RSB0 | | F14 | IO56RSB0 | | F15 | GBC0/IO72RSB0 | | F16 | IO62RSB0 | | F17 | VMV0 | | F18 | IO78NDB1 | | F19 | IO81NDB1 | | F20 | IO82PPB1 | | F21 | NC | | F22 | IO84NDB1 | | <b>TABLE 4-12</b> : | FG484 | |---------------------|---------------------| | Pin Number | A3P1000 Function | | G1 | IO214NDB3 | | G2 | IO214PDB3 | | G3 | NC | | G4 | IO222NDB3 | | G5 | IO222PDB3 | | G6 | GAC2/IO223PDB3 | | G7 | IO223NDB3 | | G8 | GNDQ | | G9 | IO23RSB0 | | G10 | IO29RSB0 | | G11 | IO33RSB0 | | G12 | IO46RSB0 | | G13 | IO52RSB0 | | G14 | IO60RSB0 | | G15 | GNDQ | | G16 | IO80NDB1 | | G17 | GBB2/IO79PDB1 | | G18 | IO79NDB1 | | G19 | IO82NPB1 | | G20 | IO85PDB1 | | G21 | IO85NDB1 | | G22 | NC | | H1 | NC | | H2 | NC | | H3 | V <sub>CC</sub> | | H4 | IO217PDB3 | | H5 | IO218PDB3 | | H6 | IO221NDB3 | | H7 | IO221PDB3 | | H8 | VMV0 | | H9 | V <sub>CCI</sub> B0 | | H10 | V <sub>CCI</sub> B0 | | H11 | IO38RSB0 | | H12 | IO47RSB0 | | H13 | VCCIB0 | | H14 | VCCIB0 | | H15 | VMV1 | | H16 | GBC2/IO80PDB1 | | H17 | IO83PPB1 | | H18 | IO86PPB1 | | H19 | IO87PDB1 | | H20 | VCC | | H21 | NC | | H22 | NC | | TABLE 4-12: | FG484 | |-------------|------------------| | Pin Number | A3P1000 Function | | J1 | IO212NDB3 | | J2 | IO212PDB3 | | J3 | NC | | J4 | IO217NDB3 | | J5 | IO218NDB3 | | J6 | IO216PDB3 | | J7 | IO216NDB3 | | J8 | VCCIB3 | | J9 | GND | | J10 | VCC | | J11 | VCC | | J12 | VCC | | J13 | VCC | | J14 | GND | | J15 | VCCIB1 | | J16 | IO83NPB1 | | J17 | IO86NPB1 | | J18 | IO90PPB1 | | J19 | IO87NDB1 | | J20 | NC | | J21 | IO89PDB1 | | J22 | IO89NDB1 | | K1 | IO211PDB3 | | K2 | IO211NDB3 | | K3 | NC | | K4 | IO210PPB3 | | K5 | IO213NDB3 | | K6 | IO213PDB3 | | K7 | GFC1/IO209PPB3 | | K8 | VCCIB3 | | K9 | V <sub>CC</sub> | | K10 | GND | | K11 | GND | | K12 | GND | | K13 | GND | | K14 | VCC | | K15 | VCCIB1 | | K16 | GCC1/IO91PPB1 | | K17 | IO90NPB1 | | K18 | IO88PDB1 | | K19 | IO88NDB1 | | K20 | IO94NPB1 | | K21 | IO98NDB1 | | K22 | IO98PDB1 | | 1 | i . | | Pin Number | A3P1000 Function | |------------|------------------| | L1 | NC | | L2 | IO200PDB3 | | L3 | IO210NPB3 | | L4 | GFB0/IO208NPB3 | | L5 | GFA0/IO206NPB3 | | L6 | GFB1/IO208PPB3 | | L7 | VCOMPLF | | L8 | GFC0/IO209NPB3 | | L9 | VCC | | L10 | GND | | L11 | GND | | L12 | GND | | L13 | GND | | L13 | VCC | | L14<br>L15 | GCC0/IO91NPB1 | | L16 | GCB1/IO92PPB1 | | L17 | GCA0/IO93NPB1 | | L18 | IO96NPB1 | | L19 | GCB0/IO92NPB1 | | L20 | IO97PDB1 | | L20 | IO97PDB1 | | L21 | IO97NDB1 | | M1 | NC | | M2 | IO200NDB3 | | M3 | IO206NDB3 | | M4 | GFA2/IO206PDB3 | | M5 | GFA1/IO207PDB3 | | M6 | VCCPLF | | M7 | IO205NDB3 | | M8 | GFB2/IO205PDB3 | | M9 | VCC | | M10 | GND | | M11 | GND | | M12 | GND | | M13 | GND | | M14 | VCC | | M15 | GCB2/IO95PPB1 | | M16 | GCA1/IO93PPB1 | | M17 | GCC2/IO96PPB1 | | M18 | IO100PPB1 | | M19 | GCA2/IO94PPB1 | | M20 | IO101PPB1 | | M21 | IO99PPB1 | | M22 | NC | | IVICC | INO | TABLE 4-12: FG484 | <b>TABLE 4-12</b> : | FG484 | |---------------------|------------------| | Pin Number | A3P1000 Function | | N1 | IO201NDB3 | | N2 | IO201PDB3 | | N3 | NC | | N4 | GFC2/IO204PDB3 | | N5 | IO204NDB3 | | N6 | IO203NDB3 | | N7 | IO203PDB3 | | N8 | VCCIB3 | | N9 | VCC | | N10 | GND | | N11 | GND | | N12 | GND | | N13 | GND | | N14 | VCC | | N15 | VCCIB1 | | N16 | IO95NPB1 | | N17 | IO100NPB1 | | N18 | IO102NDB1 | | N19 | IO102PDB1 | | N20 | NC | | N21 | IO101NPB1 | | N22 | IO103PDB1 | | P1 | NC | | P2 | IO199PDB3 | | P3 | IO199NDB3 | | P4 | IO202NDB3 | | P5 | IO202PDB3 | | P6 | IO196PPB3 | | P7 | IO193PPB3 | | P8 | VCCIB3 | | P9 | GND | | P10 | VCC | | P11 | VCC | | P12 | VCC | | P13 | VCC | | P14 | GND | | P15 | VCCIB1 | | P16 | GDB0/IO112NPB1 | | P17 | IO106NDB1 | | P18 | IO106PDB1 | | P19 | IO107PDB1 | | P20 | NC | | P21 | IO104PDB1 | | P22 | IO103NDB1 | | TABLE 4-12: | FG484 | |-------------|------------------| | | | | Pin Number | A3P1000 Function | | R1 | NC | | R2 | IO197PPB3 | | R3 | VCC | | R4 | IO197NPB3 | | R5 | IO196NPB3 | | R6 | IO193NPB3 | | R7 | GEC0/IO190NPB3 | | R8 | VMV3 | | R9 | VCCIB2 | | R10 | VCCIB2 | | R11 | IO147RSB2 | | R12 | IO136RSB2 | | R13 | VCCIB2 | | R14 | VCCIB2 | | R15 | VMV2 | | R16 | IO110NDB1 | | R17 | GDB1/IO112PPB1 | | R18 | GDC1/IO111PDB1 | | R19 | IO107NDB1 | | R20 | VCC | | R21 | IO104NDB1 | | R22 | IO105PDB1 | | T1 | IO198PDB3 | | T2 | IO198NDB3 | | T3 | NC | | T4 | IO194PPB3 | | T5 | IO192PPB3 | | T6 | GEC1/IO190PPB3 | | T7 | IO192NPB3 | | T8 | GNDQ | | T9 | GEA2/IO187RSB2 | | T10 | IO161RSB2 | | T11 | IO155RSB2 | | T12 | IO141RSB2 | | T13 | IO129RSB2 | | T14 | IO124RSB2 | | T15 | GNDQ | | T16 | IO110PDB1 | | T17 | VJTAG | | T18 | GDC0/IO111NDB1 | | T19 | GDA1/IO113PDB1 | | T20 | NC | | T21 | IO108PDB1 | | T22 | IO105NDB1 | | i | | | TABLE 4-12: | FG484 | |-------------|------------------| | Pin Number | A3P1000 Function | | U1 | IO195PDB3 | | U2 | IO195NDB3 | | U3 | IO194NPB3 | | U4 | GEB1/IO189PDB3 | | U5 | GEB0/IO189NDB3 | | U6 | VMV2 | | U7 | IO179RSB2 | | U8 | IO171RSB2 | | U9 | IO165RSB2 | | U10 | IO159RSB2 | | U11 | IO151RSB2 | | U12 | IO137RSB2 | | U13 | IO134RSB2 | | U14 | IO128RSB2 | | U15 | VMV1 | | U16 | TCK | | U17 | VPUMP | | U18 | TRST | | U19 | GDA0/IO113NDB1 | | U20 | NC | | U21 | IO108NDB1 | | U22 | IO109PDB1 | | V1 | NC | | V2 | NC | | V3 | GND | | V4 | GEA1/IO188PDB3 | | V5 | GEA0/IO188NDB3 | | V6 | IO184RSB2 | | V7 | GEC2/IO185RSB2 | | V8 | IO168RSB2 | | V9 | IO163RSB2 | | V10 | IO157RSB2 | | V11 | IO149RSB2 | | V12 | IO143RSB2 | | V13 | IO138RSB2 | | V14 | IO131RSB2 | | V15 | IO125RSB2 | | V16 | GDB2/IO115RSB2 | | V17 | TDI | | V18 | GNDQ | | V19 | TDO | | V20 | GND | | V21 | NC | | V22 | IO109NDB1 | | TABLE 4-12: | FG484 | |-------------|------------------| | Pin Number | A3P1000 Function | | W1 | NC | | W2 | IO191PDB3 | | W3 | NC | | W4 | GND | | W5 | IO183RSB2 | | W6 | GEB2/IO186RSB2 | | W7 | IO172RSB2 | | W8 | IO170RSB2 | | W9 | IO164RSB2 | | W10 | IO158RSB2 | | W11 | IO153RSB2 | | W12 | IO142RSB2 | | W13 | IO135RSB2 | | W14 | IO130RSB2 | | W15 | GDC2/IO116RSB2 | | W16 | IO120RSB2 | | W17 | GDA2/IO114RSB2 | | W18 | TMS | | W19 | GND | | W20 | NC | | W21 | NC | | W22 | NC | | Y1 | VCCIB3 | | Y2 | IO191NDB3 | | Y3 | NC | | Y4 | IO182RSB2 | | Y5 | GND | | Y6 | IO177RSB2 | | Y7 | IO174RSB2 | | Y8 | VCC | | Y9 | VCC | | Y10 | IO154RSB2 | | Y11 | IO148RSB2 | | Y12 | IO140RSB2 | | Y13 | NC | | Y14 | VCC | | Y15 | VCC | | Y16 | NC | | Y17 | NC | | Y18 | GND | | Y19 | NC | | Y20 | NC | | Y21 | NC | | Y22 | VCCIB1 | | Pin Number A3P1000 Function AA1 GND AA2 VCCIB3 AA3 NC AA4 IO181RSB2 AA5 IO178RSB2 AA6 IO175RSB2 AA7 IO169RSB2 AA8 IO160RSB2 AA9 IO160RSB2 AA10 IO152RSB2 AA11 IO146RSB2 AA12 IO139RSB2 AA13 IO133RSB2 AA14 NC AA15 NC AA16 IO122RSB2 AA17 IO119RSB2 AA18 IO117RSB2 AA19 NC AA20 NC AA21 VCCIB1 AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB5 IO176RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB11 IO145RSB2 AB14 IO127RSB2 < | TABLE 4-12: | FG484 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------| | AA2 VCCIB3 AA3 NC AA4 IO181RSB2 AA5 IO178RSB2 AA6 IO175RSB2 AA7 IO169RSB2 AA8 IO166RSB2 AA9 IO160RSB2 AA10 IO152RSB2 AA11 IO146RSB2 AA12 IO139RSB2 AA12 IO139RSB2 AA14 NC AA15 NC AA16 IO122RSB2 AA17 IO119RSB2 AA18 IO117RSB2 AA19 NC AA20 NC AA20 NC AA21 VCCIB1 AA22 GND AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB6 IO173RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB9 IO156RSB2 AB1 IO144RSB2 AB1 IO145RSB2 A | Pin Number | A3P1000 Function | | AA3 NC AA4 IO181RSB2 AA5 IO178RSB2 AA6 IO175RSB2 AA7 IO169RSB2 AA8 IO166RSB2 AA9 IO160RSB2 AA10 IO152RSB2 AA11 IO146RSB2 AA12 IO139RSB2 AA13 IO133RSB2 AA14 NC AA15 NC AA16 IO122RSB2 AA17 IO119RSB2 AA18 IO117RSB2 AA19 NC AA20 NC AA21 VCCIB1 AA22 GND AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB5 IO176RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO156RSB2 AB9 IO156RSB2 AB11 IO144RSB2 AB13 IO127RSB2 | AA1 | GND | | AA4 IO181RSB2 AA5 IO178RSB2 AA6 IO175RSB2 AA7 IO169RSB2 AA8 IO166RSB2 AA9 IO160RSB2 AA10 IO152RSB2 AA11 IO146RSB2 AA12 IO139RSB2 AA13 IO133RSB2 AA14 NC AA15 NC AA16 IO122RSB2 AA17 IO119RSB2 AA18 IO117RSB2 AA19 NC AA20 NC AA21 VCCIB1 AA22 GND AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB6 IO173RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB9 IO156RSB2 AB1 IO144RSB2 AB1 IO145RSB2 IO150RSB2 IO144RSB2 AB1 IO145RSB2 | AA2 | VCCIB3 | | AA5 IO178RSB2 AA6 IO175RSB2 AA7 IO169RSB2 AA8 IO166RSB2 AA9 IO160RSB2 AA10 IO152RSB2 AA11 IO146RSB2 AA11 IO146RSB2 AA12 IO139RSB2 AA13 IO133RSB2 AA14 NC AA15 NC AA16 IO122RSB2 AA17 IO119RSB2 AA18 IO117RSB2 AA19 NC AA20 NC AA20 NC AA21 VCCIB1 AA22 GND AB1 GND AB1 GND AB3 VCCIB2 AB4 IO180RSB2 AB6 IO173RSB2 AB6 IO176RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB9 IO156RSB2 AB1 IO144RSB2 AB10 IO150RSB2 AB11 IO145RSB2 | AA3 | NC | | AA6 IO175RSB2 AA7 IO169RSB2 AA8 IO166RSB2 AA9 IO160RSB2 AA10 IO152RSB2 AA11 IO146RSB2 AA11 IO146RSB2 AA12 IO139RSB2 AA13 IO133RSB2 AA14 NC AA15 NC AA16 IO122RSB2 AA17 IO119RSB2 AA19 NC AA20 NC AA20 NC AA20 NC AA21 VCCIB1 AA22 GND AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB6 IO173RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB9 IO156RSB2 AB1 IO145RSB2 IO150RSB2 IO144RSB2 AB1 IO145RSB2 IO126RSB2 | AA4 | IO181RSB2 | | AA7 IO169RSB2 AA8 IO166RSB2 AA9 IO160RSB2 AA10 IO152RSB2 AA11 IO146RSB2 AA11 IO146RSB2 AA12 IO139RSB2 AA13 IO133RSB2 AA14 NC AA15 NC AA16 IO122RSB2 AA17 IO119RSB2 AA18 IO117RSB2 AA19 NC AA20 NC AA20 NC AA21 VCCIB1 AA22 GND AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB6 IO173RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB9 IO156RSB2 AB11 IO145RSB2 IO127RSB2 | AA5 | IO178RSB2 | | AA8 IO166RSB2 AA9 IO160RSB2 AA10 IO152RSB2 AA11 IO146RSB2 AA12 IO139RSB2 AA13 IO133RSB2 AA14 NC AA15 NC AA16 IO122RSB2 AA17 IO119RSB2 AA18 IO117RSB2 AA19 NC AA20 NC AA20 NC AA20 NC AA21 VCCIB1 AA22 GND AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB9 IO156RSB2 AB1 IO145RSB2 | AA6 | IO175RSB2 | | AA9 IO160RSB2 AA10 IO152RSB2 AA11 IO146RSB2 AA12 IO139RSB2 AA13 IO133RSB2 AA14 NC AA15 NC AA16 IO122RSB2 AA18 IO117RSB2 AA19 NC AA20 NC AA20 NC AA21 VCCIB1 AA22 GND AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB6 IO173RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB9 IO156RSB2 AB1 IO145RSB2 | AA7 | IO169RSB2 | | AA10 IO152RSB2 AA11 IO146RSB2 AA12 IO139RSB2 AA13 IO133RSB2 AA14 NC AA15 NC AA16 IO122RSB2 AA17 IO119RSB2 AA18 IO117RSB2 AA19 NC AA20 NC AA21 VCCIB1 AA22 GND AB1 GND AB2 GND AB1 GND AB2 IO176RSB2 AB4 IO180RSB2 AB5 IO176RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB1 IO145RSB2 | AA8 | IO166RSB2 | | AA11 IO146RSB2 AA12 IO139RSB2 AA13 IO133RSB2 AA14 NC AA15 NC AA16 IO122RSB2 AA17 IO119RSB2 AA19 NC AA20 NC AA21 VCCIB1 AA22 GND AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB5 IO176RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB9 IO156RSB2 AB1 IO145RSB2 | AA9 | IO160RSB2 | | AA12 IO139RSB2 AA13 IO133RSB2 AA14 NC AA15 NC AA16 IO122RSB2 AA17 IO119RSB2 AA18 IO117RSB2 AA19 NC AA20 NC AA21 VCCIB1 AA22 GND AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB6 IO173RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB9 IO156RSB2 AB1 IO145RSB2 IO127RSB2 | AA10 | IO152RSB2 | | AA13 IO133RSB2 AA14 NC AA15 NC AA16 IO122RSB2 AA17 IO119RSB2 AA18 IO117RSB2 AA19 NC AA20 NC AA20 NC AA21 VCCIB1 AA22 GND AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB6 IO173RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB9 IO156RSB2 AB1 IO144RSB2 AB1 IO145RSB2 IO127RSB2 | AA11 | IO146RSB2 | | AA14 NC AA15 NC AA16 IO122RSB2 AA17 IO119RSB2 AA18 IO117RSB2 AA19 NC AA20 NC AA21 VCCIB1 AA22 GND AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB5 IO176RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB1 IO145RSB2 IO127RSB2 | AA12 | IO139RSB2 | | AA15 NC AA16 IO122RSB2 AA17 IO119RSB2 AA18 IO117RSB2 AA19 NC AA20 NC AA21 VCCIB1 AA22 GND AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB6 IO173RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB1 IO144RSB2 AB1 IO145RSB2 AB11 IO127RSB2 | AA13 | IO133RSB2 | | AA16 IO122RSB2 AA17 IO119RSB2 AA18 IO117RSB2 AA19 NC AA20 NC AA21 VCCIB1 AA22 GND AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB5 IO176RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB1 IO145RSB2 AB10 IO150RSB2 AB11 IO145RSB2 AB11 IO145RSB2 AB11 IO145RSB2 AB12 IO144RSB2 AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AA14 | NC | | AA17 IO119RSB2 AA18 IO117RSB2 AA19 NC AA20 NC AA21 VCCIB1 AA22 GND AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB5 IO176RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB10 IO150RSB2 AB11 IO145RSB2 AB11 IO145RSB2 AB12 IO144RSB2 AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AA15 | NC | | AA18 IO117RSB2 AA19 NC AA20 NC AA21 VCCIB1 AA22 GND AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB5 IO176RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB10 IO150RSB2 AB11 IO145RSB2 AB11 IO145RSB2 AB12 IO144RSB2 AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AA16 | IO122RSB2 | | AA19 NC AA20 NC AA21 VCCIB1 AA22 GND AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB5 IO176RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB10 IO150RSB2 AB11 IO145RSB2 AB11 IO145RSB2 AB12 IO144RSB2 AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AA17 | IO119RSB2 | | AA20 NC AA21 VCCIB1 AA22 GND AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB5 IO176RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB10 IO150RSB2 AB11 IO145RSB2 AB12 IO144RSB2 AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AA18 | IO117RSB2 | | AA21 VCCIB1 AA22 GND AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB5 IO176RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB10 IO150RSB2 AB11 IO145RSB2 AB11 IO145RSB2 AB12 IO144RSB2 AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AA19 | NC | | AA22 GND AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB5 IO176RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB10 IO150RSB2 AB11 IO145RSB2 AB11 IO145RSB2 AB12 IO144RSB2 AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AA20 | NC | | AB1 GND AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB5 IO176RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB10 IO150RSB2 AB11 IO145RSB2 AB12 IO144RSB2 AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AA21 | VCCIB1 | | AB2 GND AB3 VCCIB2 AB4 IO180RSB2 AB5 IO176RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB10 IO150RSB2 AB11 IO145RSB2 AB11 IO145RSB2 AB12 IO144RSB2 AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AA22 | GND | | AB3 VCCIB2 AB4 IO180RSB2 AB5 IO176RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB10 IO150RSB2 AB11 IO145RSB2 AB12 IO144RSB2 AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AB1 | GND | | AB4 IO180RSB2 AB5 IO176RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB10 IO150RSB2 AB11 IO145RSB2 AB12 IO144RSB2 AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AB2 | GND | | AB5 IO176RSB2 AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB10 IO150RSB2 AB11 IO145RSB2 AB11 IO145RSB2 AB12 IO144RSB2 AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AB3 | VCCIB2 | | AB6 IO173RSB2 AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB10 IO150RSB2 AB11 IO145RSB2 AB12 IO144RSB2 AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AB4 | IO180RSB2 | | AB7 IO167RSB2 AB8 IO162RSB2 AB9 IO156RSB2 AB10 IO150RSB2 AB11 IO145RSB2 AB12 IO144RSB2 AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AB5 | IO176RSB2 | | AB8 IO162RSB2 AB9 IO156RSB2 AB10 IO150RSB2 AB11 IO145RSB2 AB12 IO144RSB2 AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AB6 | IO173RSB2 | | AB9 IO156RSB2 AB10 IO150RSB2 AB11 IO145RSB2 AB12 IO144RSB2 AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AB7 | IO167RSB2 | | AB10 IO150RSB2 AB11 IO145RSB2 AB12 IO144RSB2 AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AB8 | IO162RSB2 | | AB11 IO145RSB2 AB12 IO144RSB2 AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AB9 | IO156RSB2 | | AB12 IO144RSB2 AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AB10 | IO150RSB2 | | AB13 IO132RSB2 AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AB11 | IO145RSB2 | | AB14 IO127RSB2 AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AB12 | IO144RSB2 | | AB15 IO126RSB2 AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AB13 | | | AB16 IO123RSB2 AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AB14 | IO127RSB2 | | AB17 IO121RSB2 AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AB15 | IO126RSB2 | | AB18 IO118RSB2 AB19 NC AB20 VCCIB2 AB21 GND | AB16 | IO123RSB2 | | AB19 NC AB20 VCCIB2 AB21 GND | | IO121RSB2 | | AB20 VCCIB2 AB21 GND | AB18 | IO118RSB2 | | AB21 GND | AB19 | | | | | | | AB22 GND | AB21 | GND | | | AB22 | GND | ### APPENDIX A: REVISION HISTORY The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the latest publication. #### A.1 Revision A - 02/2023 The following is a summary of changes in revision A of the document: - · The document was migrated to Microchip template. - The document number was updated to DS50003485A. - Updated Table 1 by updating a note to clarify that the QNG132 package has been discontinued. ### A.2 Revision 5 - 01/2013 The following is a summary of changes in revision 5 of the document: - The "Automotive ProASIC 3 Ordering Information" section has been updated to mention "Y" as "Blank" mentioning "Device Does Not Include License to Implement IP Based on the Cryptography Research, Inc. (CRI) Patent Portfolio" (SAR 43222). - Added a note to Table 2-2 (SAR 43675): The programming temperature range supported is Tambient = 0 °C to 85 °C. - The note in Table Table 2-116 referring the reader to SmartGen was revised to refer instead to the online help associated with the core (SAR 42560). - · Live at Power-Up (LAPU) has been replaced with 'Instant On'. ### A.3 Revision 4 - 09/2012 The following is a summary of changes in revision 4 of the document: - The Section 1.1.9, Specifying I/O States During Programming is new (SAR 34691). - Table 2-2 was revised to change VPUMP values for programming mode from "3.0 to 3.6" to "3.15 to 3.45" (SAR 34703). - Maximum values for VIL and VIH were corrected in LVPECL TABLE 2-86: Minimum and Maximum DC Input and Output Levels (SAR 37693). - Values were added for F<sub>DDRIMAX</sub> and F<sub>DDOMAX</sub> in the following tables (SAR 34804): - Table 2-99 (T<sub>J</sub> = 135 °C) - Table 2-100 (T<sub>J</sub> = 115 °C) - Table 2-102 (T<sub>.I</sub> = 135 °C) - Table 2-103 (T<sub>.1</sub> = 115 °C) - Added values for minimum pulse width and removed the FRMAX row from Table 2-108 through Table 2-115 in the Section 2.7.2, Global Tree Timing Characteristics. Use the software to determine the FRMAX for the device you are using (SAR 36966). - SRAM collision data was added to Table 2-117 through Table 2-120. Maximum frequency, F<sub>MAX</sub>, was updated in Table 2-118 (SAR 40859). - The Section 3.1.5, VMVx I/O Supply Voltage (quiet) was revised. The sentence, "Within the package, the VMV plane is decoupled from the simultaneous switching noise originating from the output buffer VCCI domain" was replaced with, "Within the package, the VMV plane biases the input stage of the I/Os in the I/O banks" (SAR 38323). VMV pins must be connected to the corresponding VCCI pins, as noted in the Section 3.1.5, VMVx I/O Supply Voltage (quiet), for an ESD enhancement. - Libero Integrated Design Environment (IDE) was changed to Libero Systeom-on-Chip (SoC) throughout the document (SAR 40266). ### A.4 Revision 3 - 09/2012 The following is a summary of change in revision 3 of the document: The Section 1.1.2, Security was modified to clarify that Microsemi does not support read-back of programmed data. ### A.5 Revision 2 - 05/2012 The following is a summary of changes in revision 2 of the document: - The Extended Temperature AEC-Q100—Qualified Devices was modified to include the low end of the temperature range, -40 °C, for Grade 1 and Grade 2 AEC-Q100 qualified devices (SAR 34915). - The In-System Programming (ISP) and Security and Security were revised to clarify that although no existing security measures can give an absolute guarantee, Microsemi FPGAs implement the best security available in the industry (SAR 34674). - The Y security option and Licensed DPA Logo were added to the Automotive ProASIC 3 Ordering Information. The trademarked Licensed DPA Logo identifies that a product is covered by a DPA counter-measures license from Cryptography Research (SAR 34719). - A note defining T<sub>A</sub> and T<sub>J</sub> was added to the Automotive ProASIC 3 Ordering Information (SAR 37547). - The following sentence was deleted from the Advanced Architecture: "In addition, extensive on-chip programming circuitry allows for rapid, single-voltage (3.3V) programming of Automotive ProASIC 3 devices via an IEEE 1532 JTAG interface" (SAR 34682). - In Table 2-2, VCCPLL analog power supply (PLL) was changed from "1.4 to 1.6" to "1.425 to 1.575" (SAR 34718). - The reference to guidelines for global spines and VersaTile rows, given in the Section 2.2.4.1.4, Global Clock Contribution—PCLOCK, was corrected to the "Spine Architecture" section of the Global Resources chapter in the Automotive ProASIC3 FPGA Fabric User's Guide (SAR 34738). - t<sub>DOUT</sub> was corrected to t<sub>DIN</sub> in Figure 2-4 (SAR 37111). - The equations in the notes for Table 2-27 were corrected (SAR 34754). - The AC Loading figures in the Section 2.3.6, Single-Ended I/O Characteristics were updated to match tables in the Section 2.3.4, Summary of I/O Timing Characteristics – Default I/O Software Settings (SAR 34882). - The following sentence was deleted from the 2.5V LVCMOS (SAR 34795): "It uses a 5 V-tolerant input buffer and push-pull output buffer." - The table notes for Table 2-82 were not necessary and were removed (SAR 34811). - The following figures were deleted (SAR 29991). Reference was made to a new application note, Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs, which covers these cases in detail (SAR 34861). - Figure 2-35 Write Access after Write to Same Address - Figure 2-36 Read Access after Write to Same Address - Figure 2-35 Read Access after Write to Same Address - The port names in the SRAM Section 2.9.2.1, Timing Waveforms, SRAM Section 2.9.1.2, Timing Characteristics tables, Figure 2-39, and the FIFO Section 2.9.2.2, Timing Characteristics tables were revised to ensure consistency with the software names (SAR 35744). - Figure 2-37 and Figure 2-38 are new (SAR 34838). - Table 2-116 was updated. A note was added to indicate that when the CCC/PLL core is generated by Microsemi core generator software, not all delay values of the specified delay increments are available (SAR 34822). The Section 3.0, Pin Descriptions and Packaging chapter has been added (SAR 34767), The Table 4-2 pin table for A3P125 has been added (SAR 37944). - Package names used in the Section 4.0, Package Pin Assignments were revised to match standards given in Package Mechanical Drawings (SAR 34767). - The versioning system for datasheets has been changed. Datasheets are assigned a revision number that increments each time the datasheet is revised. The Automotive ProASIC 3 Device Status indicates the status for each device in the device family. ### A.6 Revision 1 - 12/2010 The following is a summary of changes in revision 1 of the document: - The QNG132 package was added to the Table 1, I/Os Per Package, Automotive ProASIC 3 Ordering Information, and Temperature Grade Offerings. - Pin tables for A3P125 and A3P250 were added for the Table 4-4 package. # THE MICROCHIP WEBSITE Microchip provides online support via our WWW site at <a href="www.microchip.com">www.microchip.com</a>. This website is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the website contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives ### CUSTOMER CHANGE NOTIFICATION SERVICE Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip website at <a href="www.microchip.com">www.microchip.com</a>. Under "Support", click on "Customer Change Notification" and follow the registration instructions. ### **CUSTOMER SUPPORT** Users of Microchip products can receive assistance through several channels: - · Distributor or Representative - · Local Sales Office - Field Application Engineer (FAE) - Technical Support Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the website at: www.microchip.com/support ### Note the following details of the code protection feature on Microchip products: - Microchip products meet the specifications contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions - Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable" Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products. This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">https://www.microchip.com/en-us/support/design-help/client-support-services</a>. THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE. IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, μVision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality. #### **Trademarks** The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, KoD, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach. Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2023, Microchip Technology Incorporated and its subsidiaries. All Rights Reserved. ISBN: 978-1-6683-1842-3 # **Worldwide Sales and Service** ### **AMERICAS** Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Austin, TX** Tel: 512-257-3370 Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 **Detroit** Novi, MI Tel: 248-848-4000 Houston, TX Tel: 281-894-5983 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Fax: 317-773-5453 Tel: 317-536-2380 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800 Raleigh, NC Tel: 919-844-7510 New York, NY Tel: 631-435-6000 San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270 Canada - Toronto Tel: 905-695-1980 Fax: 905-695-2078 ### ASIA/PACIFIC Australia - Sydney Tel: 61-2-9868-6733 **China - Beijing** Tel: 86-10-8569-7000 **China - Chengdu** Tel: 86-28-8665-5511 **China - Chongqing** Tel: 86-23-8980-9588 **China - Dongguan** Tel: 86-769-8702-9880 China - Guangzhou Tel: 86-20-8755-8029 **China - Hangzhou** Tel: 86-571-8792-8115 China - Hong Kong SAR Tel: 852-2943-5100 China - Nanjing Tel: 86-25-8473-2460 China - Qingdao Tel: 86-532-8502-7355 **China - Shanghai** Tel: 86-21-3326-8000 **China - Shenyang** Tel: 86-24-2334-2829 **China - Shenzhen** Tel: 86-755-8864-2200 China - Suzhou Tel: 86-186-6233-1526 **China - Wuhan** Tel: 86-27-5980-5300 China - Xian Tel: 86-29-8833-7252 China - Xiamen Tel: 86-592-2388138 **China - Zhuhai** Tel: 86-756-3210040 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 India - New Delhi Tel: 91-11-4160-8631 India - Pune Tel: 91-20-4121-0141 **Japan - Osaka** Tel: 81-6-6152-7160 **Japan - Tokyo** Tel: 81-3-6880- 3770 Korea - Daegu Tel: 82-53-744-4301 Korea - Seoul Tel: 82-2-554-7200 Malaysia - Kuala Lumpur Tel: 60-3-7651-7906 Malaysia - Penang Tel: 60-4-227-8870 Philippines - Manila Tel: 63-2-634-9065 **Singapore** Tel: 65-6334-8870 **Taiwan - Hsin Chu** Tel: 886-3-577-8366 Taiwan - Kaohsiung Tel: 886-7-213-7830 **Taiwan - Taipei** Tel: 886-2-2508-8600 Thailand - Bangkok Tel: 66-2-694-1351 Vietnam - Ho Chi Minh Tel: 84-28-5448-2100 ### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 **Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829 Finland - Espoo Tel: 358-9-4520-820 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Garching Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400 Germany - Heilbronn Tel: 49-7131-72400 Germany - Karlsruhe Tel: 49-721-625370 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Germany - Rosenheim Tel: 49-8031-354-560 **Israel - Ra'anana** Tel: 972-9-744-7705 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Italy - Padova Tel: 39-049-7625286 **Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340 Norway - Trondheim Tel: 47-7288-4388 **Poland - Warsaw** Tel: 48-22-3325737 Romania - Bucharest Tel: 40-21-407-87-50 **Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **Sweden - Gothenberg** Tel: 46-31-704-60-40 Sweden - Stockholm Tel: 46-8-5090-4654 **UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820